## 12-Bit, 3MSPS, Sampling A/D Converter

The HI5800 is a monolithic, 12-bit, sampling Analog-toDigital Converter fabricated in the HBC10 BiCMOS process. It is a complete subsystem containing a sample and hold amplifier, voltage reference, two-step subranging A/D, error correction, control logic, and timing generator. The HI5800 is designed for high speed applications where wide bandwidth, accuracy and low distortion are essential.

## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"


## Ordering Information

| PART <br> NUMBER | LINEARITY | TEMP. <br> RANGE <br> $\left({ }^{\circ} \mathrm{C}\right)$ | PACKAGE | PKG. <br> NO. |
| :--- | :---: | :---: | :--- | :---: |
| HI5800BID | $\pm 1 \mathrm{LSB}$ | -40 to 85 | 40 Ld SBDIP | D40.6 |
| HI5800JCD <br> HI5800KCD | $\pm 2 \mathrm{LSB}$ <br> $\pm 1 \mathrm{LSB}$ | 0 to 70 | 40 Ld SBDIP | D40.6 |
| HI5800-EV | 25 | Evaluation Board |  |  |

## Features

- Throughput Rate 3MSPS
- 12-Bit, No Missing Codes Over Temperature
- Integral Linearity Error 1.0 LSB
- Buffered Sample and Hold Amplifier
- Precision Voltage Reference
- Input Signal Range. . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 2.5 \mathrm{~V}$
- 20MHz Input BW Allows Sampling Beyond Nyquist
- Zero Latency/No Pipeline Delay


## Applications

- High Speed Data Acquisition Systems
- Medical Imaging
- Radar Signal Analysis
- Document and Film Scanners
- Vibration/Waveform Spectrum Analysis
- Digital Servo Control

Pinout

|  | $\begin{aligned} & \text { HI5800 } \\ & \text { (SBDIP) } \end{aligned}$ TOP VIEW |  |
| :---: | :---: | :---: |
| REFin 1 | $\checkmark$ | 40 IRQ |
| $\mathrm{RO}_{\text {ADJ }} 2$ |  | 39 OVF |
| $\mathrm{RG}_{\text {ADJ }} 3$ |  | 38 AV cc |
| $\mathrm{AV}_{\mathrm{CC}} 4$ |  | 37 D11 (MSB) |
| REFout 5 |  | 36 D10 |
| $\mathrm{V}_{\text {IN }} 6$ |  | 35 D 9 |
| AGND 7 |  | 34 D8 |
| ADJ+ 8 |  | 33 DV CC |
| ADJ- 9 |  | 32 DGND |
| $\mathrm{AV}_{\text {EE }} 10$ |  | 31 AGND |
| $\mathrm{AV}_{\text {cc }} 11$ |  | 30 AV EE |
| AGND 12 |  | 29 D7 |
| $\mathrm{AV}_{\text {EE }} 13$ |  | 28 D6 |
| $\overline{\text { A0 }} 14$ |  | 27 D5 |
| CS 15 |  | 26 D 4 |
| OE 16 |  | 25 D3 |
| CONV 17 |  | 24 D2 |
| $\mathrm{DV}_{\text {EE }} 18$ |  | 23 D1 |
| DGND 19 |  | 22 DO (LSB) |
| DV ${ }_{\text {cc }} 20$ |  | $21 \mathrm{AV}_{\mathrm{CC}}$ |

Functional Block Diagram


## Typical Application Schematic



## Absolute Maximum Ratings

Supply Voltages
$\mathrm{AV}_{\mathrm{CC}}$ or $\mathrm{DV}_{\mathrm{CC}}$ to $\mathrm{GND} . .$. . . . . . . . . . . . . . . . . . . . . . . . . . . +5.5 V
$\mathrm{AV}_{\mathrm{EE}}$ or $\mathrm{DV}_{\mathrm{EE}}$ to $\mathrm{GND} . . .$. . . . . . . . . . . . . . . . . . . . . . . . . . . -5.5 V
DGND to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 0.3 \mathrm{~V}$
Analog Input Pins
Reference Input REFIN . . . . . . . . . . . . . . . . . . . . . . . . . . . +2.75 V


Digital I/O Pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . GND to $\mathrm{V}_{\mathrm{CC}}$

## Operating Conditions

Temperature Range

```
HI5800JCD/KCD
    0'C
    HI5800BID . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . - -40' C to 85'0
```


## Thermal Information

Thermal Resistance (Typical, Note 1) $\quad \theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right) \quad \theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ SBDIP Package . . . . . . . . . . . . . . . . 40 15 Maximum Junction Temperature

SBDIP Package $175^{\circ} \mathrm{C}$
Maximum Storage Temperature Range . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Maximum Lead Temperature (Soldering, 10s) . . . . . . . . . . . . $300^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE:

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on an evaluation PC board in free air.

Electrical Specifications $\quad A V_{C C}=+5 \mathrm{~V}, D \mathrm{~V}_{\mathrm{CC}}=+5 \mathrm{~V}, \mathrm{AV}_{\mathrm{EE}}=-5 \mathrm{~V}, \mathrm{DV} \mathrm{VE}_{\mathrm{EE}}=-5 \mathrm{~V}$; Internal Reference Used, Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS |  | HI5800JCD |  |  | HI5800KCD, HI5800BID |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $0^{\circ} \mathrm{CTO} 70^{\circ} \mathrm{C}$ |  |  | $\begin{gathered} 0^{\circ} \mathrm{C} \mathrm{TO} 70^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { TO } 85^{\circ} \mathrm{C} \end{gathered}$ |  |  |  |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| SYSTEM PERFORMANCE |  |  |  |  |  |  |  |  |  |
| Resolution |  |  | 12 | - | - | 12 | - | - | Bits |
| Integral Linearity Error, INL | $\mathrm{f}_{\mathrm{S}}=3 \mathrm{MH}$ | 45Hz Ramp | - | $\pm 0.7$ | $\pm 2$ | - | $\pm 0.5$ | $\pm 1$ | LSB |
| Differential Linearity Error, DNL (Guaranteed No Missing Codes) | $\mathrm{f}_{\mathrm{S}}=3 \mathrm{MH}$ | 45Hz Ramp | - | $\pm 0.5$ | $\pm 1$ | - | $\pm 0.3$ | $\pm 1$ | LSB |
| Offset Error, $\mathrm{V}_{\mathrm{OS}}$ <br> (Adjustable to Zero) | (Note 8) | JCD, KCD | - | $\pm 2$ | $\pm 15$ | - | $\pm 2$ | $\pm 15$ | LSB |
|  |  | BID | - | - | - | - | $\pm 3$ | $\pm 15$ | LSB |
| Full Scale Error, FSE (Adjustable to Zero) | (Note 8) | JCD, KCD | - | $\pm 2$ | $\pm 15$ | - | $\pm 2$ | $\pm 15$ | LSB |
|  |  | BID | - | - | - | - | $\pm 3$ | $\pm 15$ | LSB |
| DYNAMIC CHARACTERISTICS (Input Signal Level 0.5dB Below Full Scale) |  |  |  |  |  |  |  |  |  |
| Throughput Rate | No Missing Codes |  | 3.0 | - | - | 3.0 | - | - | MSPS |
| Signal to Noise Ratio (SNR)$=\frac{\text { RMS Signal }}{\text { RMS Noise }}$ | $\mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}, \mathrm{f}_{\mathrm{IN}}=20 \mathrm{kHz}$ |  | 66 | 69 | - | 68 | 71 | - | dB |
|  | $\mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}, \mathrm{f}_{\mathrm{IN}}=1 \mathrm{MHz}$ |  | 65 | 67 | - | 67 | 69 | - | dB |
| $\begin{aligned} & \text { Signal to Noise Ratio (SINAD) } \\ & =\frac{\text { RMS Signal }}{\text { RMS Noise + Distortion }} \end{aligned}$ | $\mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}, \mathrm{f}_{\mathrm{IN}}=20 \mathrm{kHz}$ |  | 66 | 68 | - | 68 | 71 | - | dB |
|  | $\mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}, \mathrm{f}_{\mathrm{IN}}=1 \mathrm{MHz}$ |  | 65 | 67 | - | 67 | 68 | - | dB |
| Total Harmonic Distortion, THD | $\mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}, \mathrm{f}_{\mathrm{IN}}=20 \mathrm{kHz}$ |  | - | -74 | -70 | - | -85 | -74 | dBc |
|  | $\mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}, \mathrm{f}_{\mathrm{IN}}=1 \mathrm{MHz}$ |  | - | -70 | -68 | - | -77 | -70 | dBc |
| Spurious Free Dynamic Range, SFDR | $\mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}, \mathrm{f}_{\mathrm{IN}}=20 \mathrm{kHz}$ |  | 71 | 76 | - | 76 | 86 | - | dBc |
|  | $\mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}, \mathrm{f}_{\mathrm{IN}}=1 \mathrm{MHz}$ |  | 68 | 72 | - | 71 | 77 | - | dBc |
| Intermodulation Distortion, IMD | $\begin{aligned} & \mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}, \mathrm{f}_{1}=49 \mathrm{kHz}, \\ & \mathrm{f}_{2}=50 \mathrm{kHz}(\text { Note } 3) \end{aligned}$ |  | - | -74 | -66 | - | -79 | -70 | dBc |
| Differential Gain | $\mathrm{f}_{\mathrm{S}}=1 \mathrm{MHz}$ |  | - | 0.9 | - | - | 0.9 | - | \% |
| Differential Phase | $\mathrm{f}_{\mathrm{S}}=1 \mathrm{MHz}$ |  | - | 0.05 | - | - | 0.05 | - | Degrees |
| Aperture Delay, ${ }^{\text {AD }}$ | (Note 3) |  | - | 12 | 20 | - | 12 | 20 | ns |

Electrical Specifications $\quad A V_{C C}=+5 V, D V_{C C}=+5 V, A V_{E E}=-5 V, D V_{E E}=-5 V$; Internal Reference Used, Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | HI5800JCD |  |  | HI5800KCD, HI5800BID |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $0^{\circ} \mathrm{C} \mathrm{TO} 70{ }^{\circ} \mathrm{C}$ |  |  | $\begin{gathered} 0^{\circ} \mathrm{C} \text { TO } 70^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { TO } 85^{\circ} \mathrm{C} \end{gathered}$ |  |  |  |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Aperture Jitter, taJ | (Note 3) | - | 10 | 20 | - | 10 | 20 | ps |
| ANALOG INPUT |  |  |  |  |  |  |  |  |
| Input Voltage Range |  | - | $\pm 2.5$ | $\pm 2.7$ | - | $\pm 2.5$ | $\pm 2.7$ | V |
| Input Resistance |  | 1 | 3 | - | 1 | 3 | - | $\mathrm{M} \Omega$ |
| Input Capacitance |  | - | 5 | - | - | 5 | - | pF |
| Input Current |  | - | $\pm 1$ | $\pm 10$ | - | $\pm 1$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Input Bandwidth |  | - | 20 | - | - | 20 | - | MHz |
| INTERNAL VOLTAGE REFERENCE |  |  |  |  |  |  |  |  |
| Reference Output Voltage, REF |  | 2.450 | 2.500 | 2.550 | 2.470 | 2.500 | 2.530 | V |
| Reference Output Current | (Note 5) | 2 | - | - | 2 | - | - | mA |
| Reference Temperature Coefficient |  | - | 20 | - | - | 13 | - | ppm $/{ }^{\circ} \mathrm{C}$ |
| REFERENCE INPUT |  |  |  |  |  |  |  |  |
| Reference Input Range |  | - | 2.5 | 2.6 | - | 2.5 | 2.6 | V |
| Reference Input Resistance |  | - | 200 | - | - | 200 | - | $\Omega$ |
| DIGITAL INPUTS |  |  |  |  |  |  |  |  |
| Input Logic High Voltage, $\mathrm{V}_{1 \mathrm{H}}$ | (Note 6) | 2.0 | - | - | 2.0 | - | - | V |
| Input Logic Low Voltage, $\mathrm{V}_{\text {IL }}$ |  | - | - | 0.8 | - | - | 0.8 | V |
| Input Logic Current, IIL | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}, 5 \mathrm{~V}$ | - | $\pm \pm 1$ | $\pm 10$ | - | $\pm 1$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Digital Input Capacitance, $\mathrm{C}_{\text {IN }}$ | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | - | 5 | - | - | 5 | - | pF |
| DIGITAL OUTPUTS |  |  |  |  |  |  |  |  |
| Output Logic High Voltage, $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{\text {OUT }}=-160 \mu \mathrm{~A}$ | 2.4 | 4.3 | - | 2.4 | 4.3 | - | V |
| Output Logic Low Voltage, $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{I}_{\text {OUT }}=3.2 \mathrm{~mA}$ | - | 0.22 | 0.4 | - | 0.22 | 0.4 | V |
| Output Logic High Current, $\mathrm{I}_{\mathrm{OH}}$ |  | -0.160 | -6 | - | -0.160 | -6 | - | mA |
| Output Logic Low Current, IOL |  | 3.2 | 6 | - | 3.2 | 6 | - | mA |
| Output Three-State Leakage Current, IOZ | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, 5 \mathrm{~V}$ | - | $\pm \pm 1$ | $\pm 10$ | - | $\pm 1$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Digital Output Capacitance, CoUT |  | - | 10 | - | - | 10 | - | pF |
| TIMING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Minimum $\overline{\text { CONV }}$ Pulse, $\mathrm{t}_{1}$ | (Notes 3, 4) | 10 | - | - | 10 | - | - | ns |
| $\overline{\mathrm{CS}}$ to $\overline{\mathrm{CONV}}$ Setup Time, $\mathrm{t}_{2}$ | (Note 3) | 10 | - | - | 10 | - | - | ns |
| $\overline{\mathrm{CONV}}$ to $\overline{\mathrm{CS}}$ Setup Time, $\mathrm{t}_{3}$ | (Note 3) | 0 | - | - | 0 | - | - | ns |
| Minimum $\overline{\mathrm{OE}}$ Pulse, $\mathrm{t}_{4}$ | (Notes 3, 5) | 15 | - | - | 15 | - | - | ns |
| $\overline{\mathrm{CS}}$ to $\overline{\mathrm{OE}}$ Setup Time, $\mathrm{t}_{5}$ | (Note 3) | 0 | - | - | 0 | - | - | ns |
| $\overline{\mathrm{OE}}$ to $\overline{\mathrm{CS}}$ Setup Time, $\mathrm{t}_{6}$ | (Note 3) | 0 | - | - | 0 | - | - | ns |
| IRQ Delay from Start Convert, $\mathrm{t}_{7}$ | (Note 3) | 10 | 20 | 25 | 10 | 20 | 25 | ns |
| IRQ Pulse Width, $\mathrm{t}_{8}$ | JCD, KCD | 190 | 200 | 230 | 190 | 200 | 230 | ns |
|  | BID | - | - | - | 180 | 195 | 230 | ns |
| Minimum Cycle Time for Conversion, $\mathrm{tg}_{9}$ |  | - | 325 | 333 | - | 325 | 333 | ns |
| IRQ to Data Valid Delay, $\mathrm{t}_{10}$ | (Note 3) | -5 | 0 | +5 | -5 | 0 | +5 | ns |
| Minimum $\overline{\mathrm{AO}}$ Pulse, $\mathrm{t}_{11}$ | (Notes 3, 5) | 10 | - | - | 10 | - | - | ns |

Electrical Specifications $\quad A V_{C C}=+5 V, D V_{C C}=+5 V, A V_{E E}=-5 V, D V_{E E}=-5 V$; Internal Reference Used, Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | HI5800JCD |  |  | HI5800KCD, HI5800BID |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $0^{\circ} \mathrm{C}$ TO $70{ }^{\circ} \mathrm{C}$ |  |  | $\begin{gathered} 0^{\circ} \mathrm{C} \text { TO } 70^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { TO } 85^{\circ} \mathrm{C} \end{gathered}$ |  |  |  |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Data Access from OE Low, $\mathrm{t}_{12}$ | (Note 3) | 10 | 18 | 25 | 10 | 18 | 25 | ns |
| LSB, Nibble Delay from $\overline{\mathrm{AO}}$ High, $\mathrm{t}_{13}$ | (Note 3) | - | 10 | 20 | - | 10 | 20 | ns |
| MSB Delay from $\overline{\text { A0 }}$ Low, $\mathrm{t}_{14}$ | (Note 3) | - | 14 | 20 | - | 14 | 20 | ns |
| $\overline{\mathrm{CS}}$ to Float Delay, $\mathrm{t}_{15}$ | (Note 3) | 10 | 18 | 25 | 10 | 18 | 25 | ns |
| Minimum CS Pulse, $\mathrm{t}_{16}$ | (Notes 3, 5) | 15 | - | - | 15 | - | - | ns |
| $\overline{\mathrm{CS}}$ to Data Valid Delay, $\mathrm{t}_{17}$ | (Note 3) | 10 | 18 | 25 | 10 | 18 | 25 | ns |
| Output Fall 2 Time, $\mathrm{t}_{\mathrm{f}}$ | (Note 3) | - | 5 | 20 | - | 5 | 20 | ns |
| Output Rise Time, $\mathrm{tr}_{\mathrm{r}}$ | (Note 3) | - | 5 | 20 | - | 5 | 20 | ns |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{IV}_{\text {CC }}$ |  | - | 170 | 220 | - | 170 | 220 | mA |
| IVEE |  | - | 150 | 190 | - | 150 | 190 | mA |
| $\mathrm{IDV}_{\text {CC }}$ |  | - | 24 | 40 | - | 24 | 40 | mA |
| IDV ${ }_{\text {EE }}$ |  | - | 2 | 5 | - | 2 | 5 | mA |
| Power Dissipation |  | - | 1.7 | 2.2 | - | 1.7 | 2.2 | W |
| PSRR | $\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\text {EE }} \pm 5 \%$ | - | 0.01 | - | - | $\pm 0.01$ | - | \%/\% |

NOTES:
2. Dissipation rating assumes device is mounted with all leads soldered to printed circuit board.
3. Parameter guaranteed by design or characterization and not production tested.
4. Recommended pulse width for $\overline{\mathrm{CONV}}$ is 60 ns .
5. Recommended minimum pulse width is 25 ns .
6. This is the additional current available from the REF
7. The $\overline{\mathrm{AO}}$ pin $\mathrm{V}_{\mathrm{IH}}$ at $-40^{\circ} \mathrm{C}$ may exceed 2.0 V by up to 0.4 V at initial power up.
8. Excludes error due to internal reference temperature drift.

## Timing Diagrams



FIGURE 1. SINGLE SHOT TIMING

Timing Diagrams (Continued)


FIGURE 2A. START CONVERSION SETUP TIME


FIGURE 2B. OUTPUT ENABLE SETUP TIME


FIGURE 3. CONTINUOUS CONVERSION TIMING

## Typical Performance Curves



FIGURE 4. TYPICAL SNR vs INPUT FREQUENCY


FIGURE 5. TYPICAL THD vs INPUT FREQUENCY

## Typical Performance Curves (Continued)



FIGURE 6. TYPICAL SINAD vs INPUT FREQUENCY


FIGURE 8. TYPICAL EFFECTIVE NUMBER OF BITS vs INPUT FREQUENCY


FIGURE 10. DIFFERENTIAL NON-LINEARITY


FIGURE 7. TYPICAL SFDR vs INPUT FREQUENCY


FIGURE 9. EFFECTIVE NUMBER OF BITS vs REFERENCE VOLTAGE ( $\mathrm{f}_{\mathrm{S}}=\mathbf{3 M H z}, \mathrm{f}_{\mathrm{IN}}=\mathbf{2 0 k H z}$ )


FIGURE 11. INTEGRAL NON-LINEARITY

## Typical Performance Curves (Continued)



FIGURE 12. FFT SPECTRAL PLOT FOR $f_{I N}=20 \mathrm{kHz}, \mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}$


FIGURE 14. FFT SPECTRAL PLOT FOR $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}$


FIGURE 13. FFT SPECTRAL PLOT FOR $\mathrm{f}_{\mathrm{IN}}=1 \mathrm{MHz}, \mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}$


FIGURE 15. INTERMODULATION DISTORTION PLOT FOR $\mathrm{f}_{\mathrm{IN}}=49 \mathrm{kHz}, 50 \mathrm{kHz}$ at $\mathrm{f}_{\mathrm{S}}=3 \mathrm{MHz}$

## Pin Descriptions

| PIN \# | SYMBOL | PIN DESCRIPTION |
| :---: | :---: | :--- |
| 1 | REF $_{\text {IN }}$ | External Reference Input. |
| 2 | RO $_{\text {ADJ }}$ | DAC Offset Adjust (Connect to AGND If Not Used). |
| 3 | RG $_{\text {ADJ }}$ | DAC Gain Adjust (Connect to AGND If Not Used). |
| 4 | AV $_{\text {CC }}$ | Analog Positive Power Supply, +5V. |
| 5 | REFOUT | Internal Reference Output, +2.5V. |
| - | NC | No Connection. |
| 7 | VIN | Analog Input Voltage. |
| 8 | AGND | Analog Ground. |
| 9 | ADJ+ | Sample/Hold Offset Adjust (Connect to AGND If Not Used). |
|  | Sample/Hold Offset Adjust (Connect to AGND If Not Used). |  |

## Pin Descriptions (Continued)

| PIN \# | SYMBOL | PIN DESCRIPTION |
| :---: | :---: | :---: |
| 10 | $\mathrm{AV}_{\mathrm{EE}}$ | Analog Negative Power Supply, -5V. |
| 11 | $\mathrm{AV}_{\mathrm{CC}}$ | Analog Positive Power Supply, +5 V . |
| 12 | AGND | Analog Ground. |
| 13 | $\mathrm{AV}_{\mathrm{EE}}$ | Analog Negative Power Supply, -5V. |
| 14 | $\overline{\text { AO }}$ | Output Byte Control Input, active low. When low, data is presented as a 12-bit word or the upper byte (D11-D4) in 8-bit mode. When high, the second byte contains the lower LSBs (D3-D0) with 4 trailing zeroes. See Text. |
| 15 | $\overline{\mathrm{CS}}$ | Chip Select Input, active low. Dominates all control inputs. |
| - | NC | No Connection. |
| 16 | $\overline{\mathrm{OE}}$ | Output Enable Input, active low. |
| 17 | $\overline{\text { CONV }}$ | Convert Start Input. Initiates conversion on the falling edge. If held low, continuous conversion mode overrides and remains in effect until the input goes high. |
| 18 | DVEE | Digital Negative Power Supply, -5V. |
| 19 | DGND | Digital Ground. |
| 20 | DV ${ }_{\text {CC }}$ | Digital Positive Power Supply, +5V. |
| 21 | $\mathrm{AV}_{\mathrm{CC}}$ | Analog Positive Power Supply, +5 V . |
| 22 | D0 | Data Bit 0, (LSB). |
| 23 | D1 | Data Bit 1. |
| 24 | D2 | Data Bit 2. |
| 25 | D3 | Data Bit 3. |
| - | NC | No Connection |
| 26 | D4 | Data Bit 4. |
| 27 | D5 | Data Bit 5. |
| 28 | D6 | Data Bit 6. |
| 29 | D7 | Data Bit 7. |
| 30 | $\mathrm{AV}_{\mathrm{EE}}$ | Analog Negative Power Supply, -5V. |
| 31 | AGND | Analog Ground. |
| 32 | DGND | Digital Ground. |
| 33 | DV ${ }_{\text {CC }}$ | Digital Positive Power Supply, +5V. |
| 34 | D8 | Data Bit 8. |
| 35 | D9 | Data Bit 9. |
| - | NC | No Connection. |
| 36 | D10 | Data Bit 10. |
| 37 | D11 | Data Bit 11 (MSB). |
| 38 | $\mathrm{AV}_{\mathrm{CC}}$ | Analog Positive Power Supply, +5 V . |
| 39 | OVF | Overflow Output. Active high when either an overrange or underrange analog input condition is detected. |
| 40 | IRQ | Interrupt ReQuest Output. Goes low when a conversion is complete. |

## Description

The HI5800 is a 12-bit, two-step, sampling analog-to-digital converter which uses a subranging technique with digital error correction. As illustrated in the block diagram, it uses a sample and hold front end, 7-bit, R-2R D/A converter which is laser trimmed to 14 bits accuracy, a 7 -bit BiCMOS flash converter, precision bandgap reference, digital controller and timing generator, error correction logic, output latches and BiCMOS output drivers.
The falling edge of the convert command signal puts the sample and hold $(\mathrm{S} / \mathrm{H})$ in the hold mode and the conversion process begins. At this point the Interrupt Request (IRQ) line is set high indicating that a conversion is in progress. The output of the S/H circuit drives the input of the 7-bit flash converter through a switch. After allowing the flash to settle, the intermediate output of the flash is stored in the latches which feed the D/A and error correction logic. The D/A reconstructs the analog signal and feeds the gain amplifier whose summing node subtracts the held signal of the S/H and amplifies the residue by 32. This signal is then switched to the flash for a second pass using the input switch. The output of the second flash conversion is fed directly to the error correction which reconstructs the twelve bit word from the fourteen bit input. The logic also decodes the overflow bit and the polarity of the overflow. The output of the error correction is then gated through the read controller to the output drivers. The data is ready on the bus as soon as the IRQ line goes low.

## I/O Control Inputs

The converter has four active low inputs ( $\overline{\mathrm{CS}}, \overline{\mathrm{CONV}}, \overline{\mathrm{OE}}$ and $\overline{\mathrm{AO}}$ ) and fourteen outputs (D0 - D11, IRQ and OVF). All inputs and outputs are TTL compatible and will also interface to the newer TTL compatible families. All four inputs are CMOS high input impedance stages and all outputs are BiMOS drivers capable of driving 100pF loads.
In order to initiate a conversion or read the data bus, $\overline{\mathrm{CS}}$ should be held low. The conversion is initiated by the falling edge of the $\overline{\mathrm{CONV}}$ command. The $\overline{\mathrm{OE}}$ input controls the output bus directly and is independent of the conversion process. The data on the bus changes just before the IRQ goes low. Therefore if the $\overline{\mathrm{OE}}$ line is held low all the time, the data on the bus will change just before the IRQ line goes low. The byte control signal $\overline{\mathrm{AO}}$ is also independent of the conversion process and the byte can be manipulated anytime. When $\overline{\mathrm{AO}}$ is low the 12-bits and overflow word is read on the bus. The bus can also be hooked up such that the upper byte (D11-D4) is read when $\overline{\mathrm{AO}}$ is low. When $\overline{\mathrm{AO}}$ is high, the lower byte (D3-D0) is output on the same eight pins with trailing zeros.
In order to minimize switching noise during a conversion, byte manipulations done using the $\overline{\mathrm{A} 0}$ signal should be done in the single shot mode and $\overline{\mathrm{AO}}$ should be changed during the acquisition phase. For accuracy, allow sufficient time for settling from any glitches before the next conversion.
Once a conversion is started, the converter will complete the conversion and acquisition periods irrespective of the input
states. If during these cycles another convert command is issued, it will be ignored until the acquire phase is complete.

## Stand Alone Operation

The converter can be operated in a stand alone configuration with bus inputs controlling the converter. The conversion will be started on the negative edge of the convert (CONV) pulse as long as this pulse is less than the converter throughput rate. If the converter is given multiple convert commands, it will ignore all but the first command until such time when the acquisition period of the next cycle is complete. At this point it will start a new conversion on the first negative edge of the input command. This allows the converter to be synchronized to a multiple of a faster external clock. The new output data of the conversion is available on the same cycle at the negative edge of the IRQ pulse and is valid until the next negative edge of the IRQ pulse. Data may be accessed at any time during these cycles. It should be noted that if the data bus is kept enabled all the time ( $\overline{\mathrm{OE}}$ is low), then the data will be updating just before the IRQ goes low. During this time, the data may not be valid for a few nanoseconds.

## Continuous Convert Mode

The converter can be operated at its maximum rate by taking the $\overline{\mathrm{CONV}}$ line low (supplying the first negative edge) and holding it low. This enables the continuous convert mode. During this time, at the end of the internal acquisition period, the converter automatically starts a new conversion. The data will be valid between the IRQ negative edges.

Note that there is no pipeline delay on the data. The output data is available during the same cycle as the conversion and is valid until the next conversion ends. This allows data access to both previous and present conversions in the same cycle.

When initiating a conversion or a series of conversions, the last signal ( $\overline{\mathrm{CS}}$ and $\overline{\mathrm{CONV}}$ ) to arrive dominates the function. The same condition holds true for enabling the bus to read the data ( $\overline{\mathrm{CS}}$ and $\overline{\mathrm{OE}}$ ). To terminate the bus operations, the first signal ( $\overline{\mathrm{CS}}$ and $\overline{\mathrm{OE}}$ ) to arrive dominates the function.

## Interrupt Request Output

The interrupt request line (IRQ) goes high at the start of each conversion and goes low to indicate the start of the acquisition. During the time that IRQ is high, the internal sample and hold is in hold mode. At the termination of IRQ, the sample and hold switches to acquire mode which lasts approximately 100 ns . If no convert command is issued for a period of time, the sample and hold simply remains in acquire mode tracking the analog input signal until the next conversion cycle is initiated. The IRQ line is the only output that is not three-stateable.

## Analog Input, $V_{I N}$

The analog input of the HI5800 is coupled into the input stage of the Sample and Hold amplifier. The input is a high impedance bipolar differential pair complete with an ESD protection circuit. Typically it has $>3 \mathrm{M} \Omega$ input impedance. With this high input impedance circuit, the HI5800 is easily
interfaced to any type of op amp without a requirement for a high drive capability. Adequate precautions should be taken while driving the input from high voltage output op amps to ensure that the analog input pin is not overdriven above the specified maximum limits. For a +2.5 V reference, the analog input range is $\pm 2.5 \mathrm{~V}$. This input range scales with the value of the external reference voltage if the internal reference is not used. For best performance, the analog ground pin next to the analog input should be utilized for signal return.

Figures 16 and 17 illustrate the use of an input buffer as a level shifter to convert a unipolar signal to the bipolar input used by the HI5800. Figure 16 is an example of a noninverting buffer that takes a 0 to 2.5 V input and shifts it to $\pm 2.5 \mathrm{~V}$. The gain can be calculated from:



FIGURE 16. NON-INVERTING BUFFER
Figure 17 is an example of an inverting buffer that level shifts a 0 V to 5 V input to $\pm 2.5 \mathrm{~V}$. Its gain can be calculated from:


FIGURE 17. INVERTING BUFFER
Note that the correct op amp must be chosen in order to not degrade the overall dynamic performance of the circuit. Recommended op amps are called out in the figures.

## Voltage Reference, REFOUT

The HI5800 has a curvature corrected internal band-gap reference generator with a buffer amplifier capable of driving up to 15 mA . The band-gap and amplifier are trimmed to give +2.50 V . When connected to the reference input pin $\mathrm{REF}_{I N}$, the reference is capable of driving up to 2 mA externally. Further loading may degrade the performance of the output voltage. It
is recommended that the output of the reference be decoupled with good quality capacitors to reduce the high frequency noise.

## Reference Input, REFIN

The converter requires a voltage reference connected to the $\mathrm{REF}_{\text {IN }}$ pin. This can be the above internal reference or it can be an external reference. It is recommended that adequate high frequency decoupling is provided at the reference input pin in order to minimize overall converter noise.

A user trying to provide an external reference to a HI5800 is faced with two problems. First, the drift of the reference over temperature must be very low. Second, it must be capable of driving the $200 \Omega$ input impedance seen at the REF $_{\text {IN }}$ pin of the HI5800. Figure 18 is a recommended circuit for doing this that is capable of $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift over temperature.


LOW TC RESISTOR
FIGURE 18. EXTERNAL REFERENCE

## Supply and Ground Considerations

The HI5800 has separate analog and digital supply and ground pins to help keep digital noise out of the analog signal path. For the best performance, the part should be mounted on a board that provides separate low impedance planes for the analog and digital supplies and grounds. Only connect the two grounds together at one place preferably as close as possible to the part. The supplies should be driven by clean linear regulated supplies. The board should also have good high frequency decoupling capacitors mounted as close as possible to the HI5800.

If the part is powered off a single supply then the analog supply and ground pins should be isolated by ferrite beads from the digital supply and ground pins.

Also, it is recommended that the turn-on power supply sequencing be such that the analog positive supply, $\mathrm{Al}_{\mathrm{CC}}$, come up first, followed by the remaining supplies.

Refer to the Application Note "Using Intersil High Speed A/D Converters" (AN9214) for additional suggestions to consider when using the HI5800.

## Error Adjustments

For most applications the accuracy of the HI5800 is sufficient without any adjustments. In applications where accuracy is of utmost importance three external adjustments are possible: S/H offset, D/A offset and D/A gain. Figure 19 illustrates the use of external potentiometers to reduce the HI5800 errors to zero.

The D/A offset ( $\mathrm{RO}_{\mathrm{ADJ}}$ ) and S/H offset (ADJ+ and ADJ-) trims adjust the voltage offset of the transfer curve while the

D/A gain trim $\left(R_{A D J}\right)$ adjusts the tilt of the transfer curve around the curve midpoint (code 2048). The $10 \mathrm{k} \Omega$ potentiometers can be installed to achieve the desired adjustment in the following manner.


FIGURE 19. D/A OFFSET, D/A GAIN AND S/H OFFSET ADJUSTMENTS

Typically only one of the offset trimpots needs to be used. The offset should first be adjusted to get code 2048 centered at a desired DC input voltage such as 0V. Next the gain trim can be adjusted by trimming the gain pot until the 4094 to 4095 code transition occurs at the desired voltage (2.500V - 1.5 LSBs for a 2.5 V reference). The gain trim can also be done by adjusting the gain pot until the code 0 to 1 transition occurs at a particular voltage ( $-2.5 \mathrm{~V}+0.5 \mathrm{LSBs}$ for a 2.5 V reference). If a nonzero offset is needed, then the offset pot can be adjusted after the gain trim is finished. The gain trim is simplified if an offset trim to zero is done first with a nonzero offset trim done after the gain trim is finished. The D/A offset and S/H offset trimpots have an identical effect on the converter except that the $\mathrm{S} / \mathrm{H}$ offset is a finer resolution trim. The D/A offset and D/A gain typically have an adjustment range of $\pm 30$ LSBs and the S/H offset typically has an adjustment range of $\pm 20$ LSBs.

TABLE 1. I/O TRUTH TABLE

| INPUTS |  |  |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: | :--- |
| FUNCTION |  |  |  |  |  |
|  | CONV | OE | A0 | IRQ |  |
| 1 | X | X | X | X | No operation. |
| 0 | 0 | X | X | X | Continuous convert mode. |
| 0 | X | 0 | 0 | X | Outputs all 12-bits and OVF or upper byte D11 - D4 in 8 bit mode. |
| 0 | X | 0 | 1 | X | In 8-bit mode, outputs lower LSBs D3 - D0 followed by 4 trailing zeroes <br> and OVF (See text). |
| 0 | 1 | X | X | 0 | Converter is in acquisition mode. |
| 0 | X | X | X | 1 | Converter is busy doing a conversion. |
| 0 | X | 1 | X | X | Data outputs and OVF in high impedance state. |

X's = Don't Care

TABLE 2. A/D OUTPUT CODE TABLE

| CODE DESCRIPTION$L S B=\frac{2\left(\text { REF }_{\text {IN }}\right)}{4096}$ | (NOTE) INPUT VOLTAGE $R E F_{\text {IN }}=2.5 \mathrm{~V}$ (V) | OUTPUT DATA (OFFSET BINARY) |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MSB |  |  |  | D8 | D7 | D6 | D5 | D4 | D3 | D2 | LSB |  |
|  |  | OVF | D11 | D10 | D9 |  |  |  |  |  |  |  | D1 | D0 |
| $\geq+$ FS (Full Scale) | $\geq+2.5000$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| +FS-1 LSB | +2.49878 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $+3 / 4 \mathrm{FS}$ | +1.8750 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $+1 / 2 \mathrm{FS}$ | +1.2500 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| +1 LSB | +0.00122 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0.0000 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| -1 LSB | -0.00122 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| - $1 / 2$ FS | -1.2500 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| - $3 / 4$ FS | -1.8750 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| -FS + 1 LSB | -2.49878 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| <-FS | <-2.5000 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

NOTE: The voltages listed above represent the ideal center of each output code shown as a function of the reference voltage.

If no external adjustments are required the following pins should be connected to analog ground (AGND) for optimum performance: $\mathrm{RO}_{\mathrm{ADJ}}, \mathrm{RG}_{\mathrm{ADJ}}, \mathrm{ADJ}+$, and $A D J-$.

## Typical Application Schematic

A typical application schematic diagram for the HI5800 is shown with the block diagram. The adjust pins are shown with $10 \mathrm{k} \Omega$ potentiometers used for gain and offset adjustments. These potentiometers may be left out and the respective pins should be connected to ground for best untrimmed performance.

## Definitions

## Static Performance Definitions

Offset, Full scale, and gain all use a measured value of the internal voltage reference to determine the ideal plus and minus full scale values. The results are all displayed in LSBs.

## Offset Error (VOS)

The first code transition should occur at a level $\frac{1}{2}$ LSB above the negative full scale. Offset is defined as the deviation of the actual code transition from this point. Note that this is adjustable to zero.

## Full Scale Error (FSE)

The last code transition should occur for a analog input that is $1 / 2 \mathrm{LSBs}$ below positive full scale. Full scale error is defined as the deviation of the actual code transition from this point.

## Differential Linearity Error (DNL)

DNL is the worst case deviation of a code width from the ideal value of 1 LSB. The converter is guaranteed for no missing codes over all temperature ranges.

## Integral Linearity Error (INL)

INL is the worst case deviation of a code center from a best fit straight line calculated from the measured data.

## Power Supply Rejection (PSRR)

Each of the power supplies are moved plus and minus $5 \%$ and the shift in the offset and full scale error is noted. The number reported is the percent change in these parameters versus full scale divided by the percent change in the supply.

## Dynamic Performance Definitions

Fast Fourier Transform (FFT) techniques are used to evaluate the dynamic performance of the HI5800. A low distortion sine wave is applied to the input, it is sampled, and the output is stored in RAM. The data is then transformed into the frequency domain with a 4096 point FFT and analyzed to evaluate the dynamic performance of the A/D. The sine wave input to the part is -0.5 dB down from full scale for all these tests. Distortion results are quoted in dBc
(decibels with respect to carrier) and DO NOT include any correction factors for normalizing to full scale.

## Signal-to-Noise Ratio (SNR)

SNR is the measured RMS signal to RMS noise at a specified input and sampling frequency. The noise is the RMS sum of all of the spectral components except the fundamental and the first five harmonics.

## Signal-to-Noise + Distortion Ratio (SINAD)

SINAD is the measured RMS signal to RMS sum of all other spectral components below the Nyquist frequency excluding DC.

## Effective Number Of Bits (ENOB)

The effective number of bits (ENOB) is derived from the SINAD data. ENOB is calculated from:

ENOB $=\left(\right.$ SINAD $\left.-1.76+V_{\text {CORR }}\right) / 6.02$,
where: $\quad V_{\text {CORR }}=0.5 \mathrm{~dB}$.

## Total Harmonic Distortion (THD)

THD is the ratio of the RMS sum of the first 5 harmonic components to the RMS value of the measured input signal.

## Spurious Free Dynamic Range (SFDR)

SFDR is the ratio of the fundamental RMS amplitude to the RMS amplitude of the next largest spur or spectral component. If the harmonics are buried in the noise floor it is the largest peak.

## Intermodulation Distortion (IMD)

Nonlinearities in the signal path will tend to generate intermodulation products when two tones, $f_{1}$ and $f_{2}$, are present on the inputs. The ratio of the measured signal to the distortion terms is calculated. The IMD products used to calculate the total distortion are $\left(\mathrm{f}_{2}-\mathrm{f}_{1}\right),\left(\mathrm{f}_{2}+\mathrm{f}_{1}\right),\left(2 \mathrm{f}_{1}-\mathrm{f}_{2}\right)$, $\left(2 f_{1}+f_{2}\right),\left(2 f_{2}-f_{1}\right),\left(2 f_{2}+f_{1}\right),\left(3 f_{1}-f_{2}\right),\left(3 f_{1}+f_{2}\right),\left(3 f_{2}-f_{1}\right),\left(3 f_{2}+f_{1}\right)$, $\left(2 f_{2}-2 f_{1}\right),\left(2 f_{2}+2 f_{1}\right),\left(2 f_{1}\right),\left(2 f_{2}\right),\left(2 f_{1}\right),\left(2 f_{2}\right),\left(4 f_{1}\right),\left(4 f_{2}\right)$. The data reflects the sum of all the IMD products.

## Full Power Input Bandwidth

Full power input bandwidth is the frequency at which the amplitude of the fundamental of the digital output word has decreased 3dB below the amplitude of an input sine wave. The input sine wave has a peak-to-peak amplitude equal to the reference voltage. The bandwidth given is measured at the specified sampling frequency.

## Die Characteristics

DIE DIMENSIONS:
202 mils x 283 mils $\times 19$ mils
METALLIZATION:
Metal 1: Type: AISiCu, Thickness: $6 \mathrm{k} \AA+1500 \mathrm{~A} /-750 \AA$ Metal 2: Type: AISiCu, Thickness: $16 \mathrm{k} \AA+2500 \mathrm{~A} /-$ $1100 \AA$

## PASSIVATION:

Type: Sandwich Passivation - Nitride + Undoped Si Glass (USG)
Thickness: Nitride - 4KÅ, USG - 8KÅ, Total -12k $\pm 2 \mathrm{k} \AA$
TRANSISTOR COUNT:
10K
SUBSTRATE POTENTIAL (POWERED UP):
$V_{E E}$

Metallization Mask Layout


## Ceramic Dual-In-Line Metal Seal Packages (SBDIP)



D40.6 MIL-STD-1835 CDIP2-T40 (D-5, CONFIGURATION C) 40 LEAD CERAMIC DUAL-IN-LINE METAL SEAL PACKAGE

|  | INCHES |  | MILLIMETERS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | MIN | MAX | MIN | MAX |  |  |  |  |  |  |
| A | - | 0.225 | - | 5.72 | - |  |  |  |  |  |
| b | 0.014 | 0.026 | 0.36 | 0.66 | 2 |  |  |  |  |  |
| b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 |  |  |  |  |  |
| b2 | 0.045 | 0.065 | 1.14 | 1.65 | - |  |  |  |  |  |
| b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 |  |  |  |  |  |
| c | 0.008 | 0.018 | 0.20 | 0.46 | 2 |  |  |  |  |  |
| c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 |  |  |  |  |  |
| D | - | 2.096 | - | 53.24 | 4 |  |  |  |  |  |
| E | 0.510 | 0.620 | 12.95 | 15.75 | 4 |  |  |  |  |  |
| e | 0.100 | BSC | 2.54 | BSC | - |  |  |  |  |  |
| eA | 0.600 | BSC | 15.24 BSC | - |  |  |  |  |  |  |
| eA/2 | $0.300 ~ B S C$ | 7.62 BSC | - |  |  |  |  |  |  |  |
| L | 0.125 | 0.200 | 3.18 | 5.08 | - |  |  |  |  |  |
| Q | 0.015 | 0.070 | 0.38 | 1.78 | 5 |  |  |  |  |  |
| S1 | 0.005 | - | 0.13 | - | 6 |  |  |  |  |  |
| S2 | 0.005 | - | 0.13 | - | 7 |  |  |  |  |  |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ | - |  |  |  |  |  |
| aaa | - | 0.015 | - | 0.38 | - |  |  |  |  |  |
| bbb | - | 0.030 | - | 0.76 | - |  |  |  |  |  |
| ccc | - | 0.010 | - | 0.25 | - |  |  |  |  |  |
| M | - | 0.0015 | - | 0.038 | 2 |  |  |  |  |  |
| N | 40 |  |  |  |  |  |  |  | 40 | 8 |

Rev. 0 4/94

