X25160
Operational Notes
The X25160 powers-up in the following state:
ā¢ The device is in the low power standby state.
ā¢ A HIGH to LOW transition on CS is required to
enter an active state and receive an instruction.
ā¢ SO pin is high impedance.
ā¢ The āwrite enableā latch is reset.
Data Protection
The following circuitry has been included to prevent
inadvertent writes:
ā¢ The āwrite enableā latch is reset upon power-up.
ā¢ A WREN instruction must be issued to set the āwrite
enableā latch.
ā¢ CS must come HIGH at the proper clock count in
order to start a write cycle.
Figure 1. Read E2PROM Array Operation Sequence
CS
SCK
0 1 2 3 4 5 6 7 8 9 10
20 21 22 23 24 25 26 27 28 29 30
INSTRUCTION
16 BIT ADDRESS
SI
15 14 13
3210
HIGH IMPEDANCE
SO
76
MSB
DATA OUT
543210
3064 ILL F03
Figure 2. Read Status Register Operation Sequence
CS
SCK
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14
INSTRUCTION
SI
HIGH IMPEDANCE
SO
76
MSB
DATA OUT
543210
3064 ILL F04
5