5.2 Timing Specifications
At Ta = 0 °C To +50 °C, VDD = +5V±5%, VSS = 0V.
Refer to Fig. 2, the bus timing diagram for write mode.
Table 6
Parameter
E Cycle Time
E Rise/Fall Time
E Pulse Width(high, low)
R/W and RS Setup Time
R/W and RS Hold Time
Data Set-up Time
Data Hold Time
Symbol
tc
tR,tF
tW
tSU1
tH1
tSU2
tH2
Min.
500
-
230
40
10
80
10
Refer to Fig. 3, the bus timing diagram for read mode.
Table 7
Parameter
E Cycle Time
E Rise/Fall Time
E Pulse Width(high, low)
R/W and RS Setup Time
R/W and RS Hold Time
Data Output Delay Time
Data Hold Time
Symbol
tc
tR,tF
tW
tSU
tH
tD
tDH
Min.
500
-
230
40
10
-
5
VL-FS-MDLS16265D-03 REV. A
(MDLS16265D-LV-G)
DEC/2003
PAGE 10 OF 13
Max.
Unit
-
ns
20
ns
-
ns
-
ns
-
ns
-
ns
-
ns
Max.
Unit
-
ns
20
ns
-
ns
-
ns
-
ns
120
ns
-
ns