## $22 \mu A$, RRIO, CMOS, 18 V Operational Amplifier

## Data Sheet

## FEATURES

Micropower at high voltage: $\mathbf{2 2} \mu \mathrm{A}$ maximum
Low input bias current: $\mathbf{2 0}$ pA maximum
Gain bandwidth product: $\mathbf{2 4 0} \mathbf{~ k H z}$
Slew rate: $\mathbf{8 0}$ V/ms
Large signal voltage gain: 110 dB minimum
Single-supply operation: 2.7 V to 18 V
Dual-supply operation: $\pm 1.35 \mathrm{~V}$ to $\pm 9 \mathrm{~V}$
Unity-gain stable

## APPLICATIONS

Portable medical equipment
Remote sensors
Transimpedance amplifiers
Current monitors
4 mA to $\mathbf{2 0 ~ m A ~ l o o p ~ d r i v e r s ~}$
Buffer/level shifting

## GENERAL DESCRIPTION

The AD8546 and AD8548 are dual and quad micropower, high input impedance amplifiers optimized for low power and wide operating supply voltage range applications.

The AD8546/AD8548 rail-to-rail input/output (RRIO) feature provides increased dynamic range to drive low frequency data converters, making these amplifiers ideal for dc gain and buffering of sensor front ends or high impedance input sources used in wireless or remote sensors or transmitters.

The low supply current specification $(22 \mu \mathrm{~A})$ of the AD8546/ AD8548 over a wide operating voltage range of 2.7 V to 18 V or dual supplies ( $\pm 1.35 \mathrm{~V}$ to $\pm 9 \mathrm{~V}$ ) makes these amplifiers useful for a variety of battery-powered, portable applications, such as ECGs, pulse monitors, glucose meters, smoke and fire detectors, vibration monitors, and backup battery sensors.
The AD8546/AD8548 are specified over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. The AD8546 is available in an 8 -lead MSOP package; the AD8548 is available in a 14 -lead SOIC_N package.

## PIN CONFIGURATIONS



Figure 1. AD8546 (8-Lead MSOP)


Figure 2. AD8548 (14-Lead SOIC_N)

Table 1. Micropower Op Amps ${ }^{1}$

| Amplifier | Supply Voltage |  |  |
| :--- | :--- | :--- | :--- |
|  | $\mathbf{5}$ V | $\mathbf{1 2}$ V to 18 V | $\mathbf{3 6}$ V |
|  | AD8500 | AD8663 |  |
|  | AD8505 |  |  |
|  | AD8541 |  |  |
|  | AD8603 |  |  |
|  | ADA4505-1 |  | OP295 |
|  | AD8502 | AD8546 | ADA4062-2 |
|  | AD8506 | AD8657 |  |
|  | AD8542 | AD8667 |  |
|  | AD8607 | OP281 |  |
|  | ADA4505-2 |  | OP495 |
|  | AD8504 | AD8548 | ADA4062-4 |
|  | AD8508 | AD8669 |  |
|  | AD8544 | OP481 |  |
|  | AD8609 |  |  |
|  | ADA4505-4 |  |  |

[^0]Rev. B
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## TABLE OF CONTENTS

Features ..... 1
Applications .....
Pin Configurations .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics-18 V Operation ..... 3
Electrical Characteristics-10 V Operation ..... 4
Electrical Characteristics-2.7 V Operation ..... 5
Absolute Maximum Ratings ..... 6
Thermal Resistance ..... 6
ESD Caution ..... 6
REVISION HISTORY
4/12—Rev. A to Rev. B
Added AD8548 and 14-Lead SOIC ..... Universal
Changes to Product Title, Features Section, General Description Section, and Table 1 .....  1
Added Figure 2; Renumbered Figures Sequentially ..... 1
Moved Electrical Characteristics-18 V Operation Section ..... 3
Changes to Table 2 ..... 3
Changes to Table 3 ..... 4
Moved Electrical Characteristics-2.7 V Operation Section ..... 5
Changes to Table 4 ..... 5
Changes to Table 6 ..... 6
Changes to Figure 4, Figure 5, Figure 7, and Figure 8 ..... 7
Deleted Figure 8 and Figure 11 .....  8
Typical Performance Characteristics. .....  7
Applications Information ..... 17
Input Stage ..... 17
Output Stage ..... 18
Rail-to-Rail Input and Output ..... 18
Resistive Load ..... 18
Comparator Operation ..... 19
4 mA to 20 mA Process Control Current Loop Transmitter ..... 20
Outline Dimensions ..... 21
Ordering Guide ..... 21
Changes to Figure 9, Figure 10, Figure 12, and Figure 13. .....  8
Changes to Figure 22 and Figure 25 ..... 10
Changes to Figure 33 ..... 12
Changes to Figure 63 and Figure 64 ..... 18
Updated Outline Dimensions ..... 21
Added Figure 72 ..... 21
Changes to Ordering Guide ..... 21
4/11-Rev. 0 to Rev. A
Changes to Product Title, Features Section, Applications Section, General Description Section, and Table 1 .....  1
1/11-Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS—18 V OPERATION

$\mathrm{V}_{\mathrm{SY}}=18 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SY}} / 2, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS Offset Voltage | $\mathrm{V}_{\mathrm{os}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 18 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=0.3 \mathrm{~V} \text { to } 17.7 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 18 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\begin{aligned} & 3 \\ & 7 \\ & 12 \end{aligned}$ | mV <br> mV <br> mV |
| Offset Voltage Drift | $\Delta \mathrm{V}_{\text {os }} / \Delta \mathrm{T}$ |  |  | 3 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $I_{B}$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 5 | $\begin{aligned} & 20 \\ & 2.6 \end{aligned}$ | $\begin{aligned} & \mathrm{pA} \\ & \mathrm{nA} \end{aligned}$ |
| Input Offset Current | $\mathrm{I}_{\text {os }}$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  | $\begin{aligned} & 40 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{pA} \\ & \mathrm{nA} \end{aligned}$ |
| Input Voltage Range | IVR |  | 0 |  | 18 | V |
| Common-Mode Rejection Ratio | CMRR | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 18 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=0.3 \mathrm{~V} \text { to } 17.7 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 18 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 74 \\ & 68 \\ & 65 \end{aligned}$ | 95 |  |  |
| Large Signal Voltage Gain | $\mathrm{A}_{\mathrm{vo}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega ; \mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V} \text { to } 17.5 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 110 \\ & 105 \end{aligned}$ | $125$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ |  |  | 10 |  | $\mathrm{G} \Omega$ |
| Input Capacitance Differential Mode Common Mode | $\begin{aligned} & \mathrm{C}_{\mathrm{INDM}} \\ & \mathrm{C}_{\mathrm{INCM}} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 3.5 \\ & 10.5 \\ & \hline \end{aligned}$ |  | pF pF |
| OUTPUT CHARACTERISTICS <br> Output Voltage High <br> Output Voltage Low <br> Short-Circuit Current <br> Closed-Loop Output Impedance | $\begin{aligned} & \mathrm{V}_{\mathrm{OH}} \\ & \mathrm{~V}_{\mathrm{OL}} \\ & \mathrm{I}_{\mathrm{SC}} \\ & \mathrm{Z}_{\mathrm{OUT}} \end{aligned}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{CM} ;}-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{CM} ;}-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{f}=1 \mathrm{kHz} ; \mathrm{A}_{\mathrm{V}}=+1 \end{aligned}$ | 17.97 | $\begin{aligned} & \pm 12 \\ & 15 \end{aligned}$ | 30 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{mV} \\ & \mathrm{~mA} \\ & \Omega \end{aligned}$ |
| POWER SUPPLY <br> Power Supply Rejection Ratio <br> Supply Current per Amplifier | PSRR $\mathrm{I}_{\mathrm{SY}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SY}}=2.7 \mathrm{~V} \text { to } 18 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{I}_{\mathrm{O}}=0 \mathrm{~mA} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 90 \end{aligned}$ | $\begin{aligned} & 115 \\ & 18 \end{aligned}$ | $\begin{aligned} & 22 \\ & 33 \end{aligned}$ | dB <br> dB <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| DYNAMIC PERFORMANCE <br> Slew Rate <br> Settling Time to 0.1\% <br> Gain Bandwidth Product <br> Phase Margin <br> Channel Separation | $\begin{aligned} & \mathrm{SR} \\ & \mathrm{t}_{\mathrm{s}} \\ & \mathrm{GBP} \\ & \Phi_{\mathrm{M}} \\ & \mathrm{CS} \end{aligned}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{M} \Omega ; \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} ; \mathrm{A}_{\mathrm{V}}=+1 \\ & \mathrm{~V}_{\mathrm{IN}}=1 \mathrm{~V} \text { step } ; \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega ; \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{M} \Omega ; \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} ; \mathrm{A}_{\mathrm{V}}=+1 \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{M} \Omega ; \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} ; \mathrm{A}_{\mathrm{V}}=+1 \\ & \mathrm{f}=10 \mathrm{kHz} ; \mathrm{R}_{\mathrm{L}}=1 \mathrm{M} \Omega \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 15 \\ & 240 \\ & 60 \\ & 105 \\ & \hline \end{aligned}$ |  | V/ms <br> $\mu \mathrm{s}$ <br> kHz <br> Degrees <br> dB |
| NOISE PERFORMANCE <br> Voltage Noise Voltage Noise Density Current Noise Density | $\begin{aligned} & e_{n} p-p \\ & e_{n} \\ & i_{n} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 50 \\ & 45 \\ & 0.1 \end{aligned}$ |  | $\mu \mathrm{V}$ p-p <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |

## ELECTRICAL CHARACTERISTICS—10 V OPERATION

$\mathrm{V}_{\mathrm{SY}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SY}} / 2, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.


## ELECTRICAL CHARACTERISTICS—2.7 V OPERATION

$\mathrm{V}_{\mathrm{SY}}=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SY}} / 2, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 4.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS Offset Voltage | $\mathrm{V}_{\mathrm{os}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=0.3 \mathrm{~V} \text { to } 2.4 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 2.7 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\begin{aligned} & 3 \\ & 4 \\ & 12 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Offset Voltage Drift | $\Delta \mathrm{V}_{\text {os }} / \Delta \mathrm{T}$ |  |  | 3 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $I_{B}$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 1 | $\begin{aligned} & 10 \\ & 2.6 \end{aligned}$ | $\begin{aligned} & \mathrm{pA} \\ & \mathrm{nA} \end{aligned}$ |
| Input Offset Current | $\mathrm{I}_{\mathrm{os}}$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  | $\begin{aligned} & 20 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{pA} \\ & \mathrm{nA} \end{aligned}$ |
| Input Voltage Range | IVR |  | 0 |  | 2.7 |  |
| Common-Mode Rejection Ratio | CMRR | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=0.3 \mathrm{~V} \text { to } 2.4 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 2.7 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 60 \\ & 58 \\ & 49 \end{aligned}$ | 75 |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Large Signal Voltage Gain | $\mathrm{A}_{\mathrm{vo}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega ; \mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V} \text { to } 2.2 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 97 \\ & 90 \end{aligned}$ | $115$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ |  |  | 10 |  |  |
| Input Capacitance Differential Mode Common Mode | $\begin{aligned} & \mathrm{C}_{\text {INDM }} \\ & \mathrm{C}_{\text {INCM }} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 3.5 \\ & 3.5 \end{aligned}$ |  | pF <br> pF |
| OUTPUT CHARACTERISTICS <br> Output Voltage High <br> Output Voltage Low <br> Short-Circuit Current Closed-Loop Output Impedance | $\begin{aligned} & \mathrm{V}_{\mathrm{OH}} \\ & \mathrm{~V}_{\mathrm{OL}} \\ & \mathrm{I}_{\mathrm{SC}} \\ & \mathrm{Z}_{\mathrm{OUT}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{CM}} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{CM} ~}-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{f}=1 \mathrm{kHz} ; \mathrm{A}_{\mathrm{V}}=+1 \end{aligned}$ | 2.69 | $\begin{aligned} & \pm 4 \\ & 20 \end{aligned}$ | 10 | V <br> mV <br> mA <br> $\Omega$ |
| POWER SUPPLY <br> Power Supply Rejection Ratio <br> Supply Current per Amplifier | PSRR $\mathrm{I}_{\text {SY }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SY}}=2.7 \mathrm{~V} \text { to } 18 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \mathrm{I}_{\mathrm{O}}=0 \mathrm{~mA} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 95 \\ & 90 \end{aligned}$ | $\begin{aligned} & 115 \\ & 18 \end{aligned}$ | $\begin{aligned} & 22 \\ & 33 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| DYNAMIC PERFORMANCE <br> Slew Rate <br> Settling Time to 0.1\% <br> Gain Bandwidth Product <br> Phase Margin <br> Channel Separation | $\begin{aligned} & \mathrm{SR} \\ & \mathrm{t}_{\mathrm{s}} \\ & \mathrm{GBP} \\ & \Phi_{\mathrm{M}} \\ & \mathrm{CS} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{M} \Omega ; \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} ; \mathrm{A}_{\mathrm{V}}=+1 \\ & \mathrm{~V}_{\mathrm{IN}}=1 \mathrm{~V} \text { step; } \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega ; \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{M} \Omega ; \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} ; \mathrm{A}_{\mathrm{V}}=+1 \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{M} \Omega ; \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} ; \mathrm{A}_{\mathrm{V}}=+1 \\ & \mathrm{f}=10 \mathrm{kHz} ; \mathrm{R}_{\mathrm{L}}=1 \mathrm{M} \Omega \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 50 \\ & 20 \\ & 190 \\ & 60 \\ & 105 \\ & \hline \end{aligned}$ |  | V/ms <br> $\mu \mathrm{s}$ <br> kHz <br> Degrees <br> dB |
| NOISE PERFORMANCE <br> Voltage Noise Voltage Noise Density Current Noise Density | $\begin{aligned} & e_{n} p-p \\ & e_{n} \\ & i_{n} \end{aligned}$ | $\begin{aligned} & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 6 \\ & 60 \\ & 56 \\ & 0.1 \end{aligned}$ |  | $\mu \mathrm{V}$ p-p <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |

## ABSOLUTE MAXIMUM RATINGS

Table 5.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 20.5 V |
| Input Voltage | $(\mathrm{V}-)-300 \mathrm{mV}$ to $(\mathrm{V}+)+300 \mathrm{mV}$ |
| Input Current ${ }^{1}$ | $\pm 10 \mathrm{~mA}$ |
| Differential Input Voltage | $\pm \mathrm{V}_{\mathrm{SY}}$ |
| Output Short-Circuit Duration | Indefinite |
| $\quad$ to GND |  |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature | $300^{\circ} \mathrm{C}$ |
| $\quad$ (Soldering, 60 sec) |  |

${ }^{1}$ The input pins have clamp diodes to the power supply pins. Limit the input current to 10 mA or less whenever input signals exceed the power supply rail by 0.3 V .
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\text {IA }}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages using a standard 4-layer board.

Table 6. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {JA }}$ | $\boldsymbol{\theta}_{\text {JC }}$ | Unit |
| :--- | :--- | :--- | :--- |
| 8-Lead MSOP (RM-8) | 142 | 45 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 14-Lead SOIC_N (R-14) | 115 | 36 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 3. Input Offset Voltage Distribution


Figure 4. Input Offset Voltage Drift Distribution


Figure 5. Input Offset Voltage vs. Common-Mode Voltage


Figure 6. Input Offset Voltage Distribution


Figure 7. Input Offset Voltage Drift Distribution


Figure 8. Input Offset Voltage vs. Common-Mode Voltage


Figure 9. Input Offset Voltage vs. Common-Mode Voltage


Figure 10. Input Bias Current vs. Temperature


Figure 11. Input Bias Current vs. Common-Mode Voltage


Figure 12. Input Offset Voltage vs. Common-Mode Voltage


Figure 13. Input Bias Current vs. Temperature


Figure 14. Input Bias Current vs. Common-Mode Voltage


Figure 15. Output Voltage $\left(V_{O H}\right)$ to Supply Rail vs. Load Current


Figure 16. Output Voltage ( $V_{O L}$ ) to Supply Rail vs. Load Current


Figure 17. Output Voltage $\left(V_{O H}\right)$ vs. Temperature


Figure 18. Output Voltage ( $V_{\text {он }}$ ) to Supply Rail vs. Load Current


Figure 19. Output Voltage $\left(V_{O L}\right)$ to Supply Rail vs. Load Current


Figure 20. Output Voltage $\left(V_{O H}\right)$ vs. Temperature


Figure 21. Output Voltage ( $V_{O L}$ ) vs. Temperature


Figure 22. Supply Current per Amplifier vs. Common-Mode Voltage


Figure 23. Supply Current per Amplifier vs. Supply Voltage


Figure 24. Output Voltage $\left(V_{O L}\right)$ vs. Temperature


Figure 25. Supply Current per Amplifier vs. Common-Mode Voltage


Figure 26. Supply Current per Amplifier vs. Temperature


Figure 27. Open-Loop Gain and Phase vs. Frequency


Figure 28. Closed-Loop Gain vs. Frequency


Figure 29. Output Impedance vs. Frequency


Figure 30. Open-Loop Gain and Phase vs. Frequency


Figure 31. Closed-Loop Gain vs. Frequency


Figure 32. Output Impedance vs. Frequency


Figure 33. CMRR vs. Frequency


Figure 34. PSRR vs. Frequency


Figure 35. Small Signal Overshoot vs. Load Capacitance


Figure 36. CMRR vs. Frequency


Figure 37. PSRR vs. Frequency


Figure 38. Small Signal Overshoot vs. Load Capacitance


Figure 39. Large Signal Transient Response


Figure 40. Small Signal Transient Response


Figure 41. Positive Overload Recovery


Figure 42. Large Signal Transient Response


Figure 43. Small Signal Transient Response


Figure 44. Positive Overload Recovery


Figure 45. Negative Overload Recovery


Figure 46. Positive Settling Time to 0.1\%


Figure 47. Negative Settling Time to 0.1\%


Figure 48. Negative Overload Recovery


Figure 49. Positive Settling Time to 0.1\%

Figure 50. Negative Settling Time to $0.1 \%$


Figure 51. Voltage Noise Density vs. Frequency


Figure 52. 0.1 Hz to 10 Hz Noise


Figure 53. Output Swing vs. Frequency


Figure 54. Voltage Noise Density vs. Frequency


Figure 55. 0.1 Hz to 10 Hz Noise


Figure 56. Output Swing vs. Frequency


Figure 57. THD + N vs. Frequency


Figure 58. Channel Separation vs. Frequency


Figure 59. $T H D+N$ vs. Frequency


Figure 60. Channel Separation vs. Frequency

## APPLICATIONS INFORMATION

The AD8546/AD8548 are low input bias current, micropower CMOS amplifiers that operate over a wide supply voltage range of 2.7 V to 18 V . The AD8546/AD8548 also employ unique input and output stages to achieve rail-to-rail input and output ranges with very low supply current.

## INPUT STAGE

Figure 61 shows the simplified schematic of the AD8546/AD8548. The input stage comprises two differential transistor pairs: an NMOS pair (M1, M2) and a PMOS pair (M3, M4). The input common-mode voltage determines which differential pair turns on and is more active than the other.
The PMOS differential pair is active when the input voltage approaches and reaches the lower supply rail. The NMOS differential pair is needed for input voltages up to and including the upper supply rail. This topology allows the amplifier to maintain a wide dynamic input voltage range and maximize signal swing to both supply rails. For the greater part of the input common-mode voltage range, the PMOS differential pair is active.

Differential pairs commonly exhibit different offset voltages. The handoff from one pair to the other creates a step-like characteristic that is visible in the $\mathrm{V}_{\mathrm{OS}}$ vs. $\mathrm{V}_{\mathrm{CM}}$ graphs (see Figure 5 and Figure 8). This characteristic is inherent in all rail-to-rail amplifiers that use the dual differential pair topology. Therefore, always choose a common-mode voltage that does not include the region of handoff from one input differential pair to the other.

Additional steps in the $\mathrm{V}_{\mathrm{OS}}$ vs. $\mathrm{V}_{\mathrm{CM}}$ graphs are also visible as the input common-mode voltage approaches the power supply rails. These changes are a result of the load transistors (M8, M9, M14, and M15) running out of headroom. As the load transistors are forced into the triode region of operation, the mismatch of their
drain impedances contributes to the offset voltage of the amplifier. This problem is exacerbated at high temperatures due to the decrease in the threshold voltage of the input transistors. See Figure 9 and Figure 12 for typical performance data.
Current Source I1 drives the PMOS transistor pair. As the input common-mode voltage approaches the upper rail, I1 is steered away from the PMOS differential pair through the M5 transistor. The bias voltage, VB1, controls the point where this transfer occurs.

M5 diverts the tail current into a current mirror consisting of the M6 and M7 transistors. The output of the current mirror then drives the NMOS transistor pair. Note that the activation of this current mirror causes a slight increase in supply current at high common-mode voltages (see Figure 22 and Figure 25).
The AD8546/AD8548 achieve their high performance by using low voltage MOS devices for their differential inputs. These low voltage MOS devices offer excellent noise and bandwidth per unit of current. Each differential input pair is protected by proprietary regulation circuitry (not shown in Figure 61). The regulation circuitry consists of a combination of active devices, which maintain the proper voltages across the input pairs during normal operation, and passive clamping devices, which protect the amplifier during fast transients. However, these passive clamping devices begin to forward-bias as the common-mode voltage approaches either power supply rail. This causes an increase in the input bias current (see Figure 11 and Figure 14).

The input devices are also protected from large differential input voltages by clamp diodes (D1 and D2). These diodes are buffered from the inputs with two $10 \mathrm{k} \Omega$ resistors (R1 and R2). The differential diodes turn on when the differential input voltage exceeds approximately 600 mV ; in this condition, the differential input resistance drops to $20 \mathrm{k} \Omega$.


## OUTPUT STAGE

The AD8546/AD8548 feature a complementary output stage consisting of the M16 and M17 transistors (see Figure 61). These transistors are configured in a Class AB topology and are biased by the voltage source, VB2. This topology allows the output voltage to go within millivolts of the supply rails, achieving a rail-to-rail output swing. The output voltage is limited by the output impedance of the transistors, which are low $\mathrm{R}_{\mathrm{ON}}$ MOS devices. The output voltage swing is a function of the load current and can be estimated using the output voltage to supply rail vs. load current graphs (see Figure 15, Figure 16, Figure 18, and Figure 19).

## RAIL-TO-RAIL INPUT AND OUTPUT

The AD8546/AD8548 feature rail-to-rail input and output with a supply voltage from 2.7 V to 18 V . Figure 62 shows the input and output waveforms of the AD8546/AD8548 configured as a unitygain buffer with a supply voltage of $\pm 9 \mathrm{~V}$ and a resistive load of $1 \mathrm{M} \Omega$. With an input voltage of $\pm 9 \mathrm{~V}$, the AD8546/AD8548 allow the output to swing very close to both rails. Additionally, the AD8546/AD8548 do not exhibit phase reversal.


Figure 62. Rail-to-Rail Input and Output

## RESISTIVE LOAD

The feedback resistor alters the load resistance that an amplifier sees. Therefore, it is important to carefully select the value of the feedback resistors used with the AD8546/AD8548. The amplifiers are capable of driving resistive loads down to $100 \mathrm{k} \Omega$. The Inverting Op Amp Configuration section and the Noninverting Op Amp Configuration section show how the feedback resistor changes the actual load resistance seen at the output of the amplifier.

## Inverting Op Amp Configuration

Figure 63 shows the AD8546/AD8548 in an inverting configuration with a resistive load, $\mathrm{R}_{\mathrm{L}}$, at the output. The actual load seen by the amplifier is the parallel combination of the feedback resistor, R2, and the load, $\mathrm{R}_{\mathrm{L}}$. For example, the combination of a feedback resistor of $1 \mathrm{k} \Omega$ and a load of $1 \mathrm{M} \Omega$ results in an equivalent load resistance of $999 \Omega$ at the output. Because the AD8546/AD8548 are incapable of driving such a heavy load, performance degrades greatly.
To avoid loading the output, use a larger feedback resistor, but consider the effect of resistor thermal noise on the overall circuit.


Figure 63. Inverting Op Amp Configuration

## Noninverting Op Amp Configuration

Figure 64 shows the AD8546/AD8548 in a noninverting configuration with a resistive load, $\mathrm{R}_{\mathrm{L}}$, at the output. The actual load seen by the amplifier is the parallel combination of $\mathrm{R} 1+\mathrm{R} 2$ and $\mathrm{R}_{\mathrm{L}}$.


Figure 64. Noninverting Op Amp Configuration

## COMPARATOR OPERATION

An op amp is designed to operate in a closed-loop configuration with feedback from its output to its inverting input. Figure 65 shows the AD8546 configured as a voltage follower with an input voltage that is always kept at the midpoint of the power supplies. The same configuration is applied to the unused channel. A1 and A2 indicate the placement of ammeters to measure supply current. $\mathrm{I}_{\mathrm{SY}}+$ refers to the current flowing from the upper supply rail to the op amp, and $\mathrm{I}_{\mathrm{SY}}-$ refers to the current flowing from the op amp to the lower supply rail.


Figure 65. Voltage Follower Configuration
As expected, Figure 66 shows that in normal operating condition, the total current flowing into the op amp is equivalent to the total current flowing out of the op amp, where $\mathrm{I}_{\mathrm{SY}}+=\mathrm{I}_{\mathrm{SY}}-=36 \mu \mathrm{~A}$ for the AD8546 at $\mathrm{V}_{\mathrm{sY}}=18 \mathrm{~V}$.


Figure 66. Supply Current vs. Supply Voltage (Voltage Follower)
In contrast to op amps, comparators are designed to work in an open-loop configuration and to drive logic circuits. Although op amps are different from comparators, occasionally an unused section of a dual or quad op amp is used as a comparator to save board space and cost; however, this is not recommended.
Figure 67 and Figure 68 show the AD8546 configured as a comparator, with $100 \mathrm{k} \Omega$ resistors in series with the input pins. The unused channel is configured as a buffer with the input voltage kept at the midpoint of the power supplies.


Figure 67. Comparator Configuration $A$


Figure 68. Comparator Configuration $B$
The AD8546/AD8548 have input devices that are protected from large differential input voltages by Diode D1 and Diode D2 (see Figure 61). These diodes consist of substrate PNP bipolar transistors and turn on when the differential input voltage exceeds approximately 600 mV ; however, these diodes also allow a current path from the input to the lower supply rail, resulting in an increase in the total supply current of the system. As shown in Figure 69, both configurations yield the same result. At 18 V of power supply, Isy + remains at $36 \mu \mathrm{~A}$ per dual amplifier, but Isy- increases to $140 \mu \mathrm{~A}$ in magnitude per dual amplifier.


Figure 69. Supply Current vs. Supply Voltage (AD8546 as a Comparator)

Note that $100 \mathrm{k} \Omega$ resistors are used in series with the input of the op amp. If smaller resistor values are used, the supply current of the system increases much more. For more information about using op amps as comparators, see the AN-849 Application Note, Using Op Amps as Comparators.

## 4 mA TO 20 mA PROCESS CONTROL CURRENT LOOP TRANSMITTER

A 2-wire current transmitter is often used in distributed control systems and process control applications to transmit analog signals between sensors and process controllers. Figure 70 shows a 4 mA to 20 mA current loop transmitter.


Figure 70.4 mA to 20 mA Current Loop Transmitter
The transmitter is powered directly from the control loop power supply, and the current in the loop carries signal from 4 mA to 20 mA . Thus, 4 mA establishes the baseline current budget within which the circuit must operate.

The AD8546 is an excellent choice due to its low supply current of $33 \mu \mathrm{~A}$ per amplifier over temperature and supply voltage. The current transmitter controls the current flowing in the loop, where a zero-scale input signal is represented by 4 mA of current and a full-scale input signal is represented by 20 mA . The transmitter also floats from the control loop power supply, $\mathrm{V}_{\mathrm{DD}}$, whereas signal ground is in the receiver. The loop current is measured at the load resistor, $\mathrm{R}_{\mathrm{L}}$, at the receiver side.

With a zero-scale input, a current of $\mathrm{V}_{\text {REF }} / \mathrm{R}_{\text {NULL }}$ flows through $\mathrm{R}^{\prime}$. This creates a current, $\mathrm{I}_{\text {SENSE }}$, that flows through the sense resistor, as determined by the following equation:

$$
I_{\text {SENSE, MIN }}=\left(V_{\text {REF }} \times R^{\prime}\right) /\left(R_{\text {NULL }} \times R_{\text {SENSE }}\right)
$$

With a full-scale input voltage, current flowing through $\mathrm{R}^{\prime}$ is increased by the full-scale change in $\mathrm{V}_{\text {IN }} / \mathrm{R}_{\text {SPAN }}$. This creates an increase in the current flowing through the sense resistor.

$$
I_{\text {SENSE, DELTA }}=\left(\text { Full-Scale Change in } V_{I N} \times R^{\prime}\right) /\left(R_{\text {SPAN }} \times R_{\text {SENSE }}\right)
$$

Therefore,

$$
I_{\text {SENSE, MAX }}=I_{\text {SENSE, MIN }}+I_{\text {SENSE, DELTA }}
$$

When $\mathrm{R}^{\prime} \gg \mathrm{R}_{\text {SENSE }}$, the current through the load resistor at the receiver side is almost equivalent to $\mathrm{I}_{\text {SENSE }}$.

Figure 70 shows a design for a full-scale input voltage of 5 V . At 0 V of input, the loop current is 3.5 mA , and at a full-scale input of 5 V , the loop current is 21 mA . This allows software calibration to fine-tune the current loop to the 4 mA to 20 mA range.

Together, the AD8546 and the ADR125 consume quiescent current of only $160 \mu \mathrm{~A}$, making 3.34 mA current available to power additional signal conditioning circuitry or to power a bridge circuit.

## OUTLINE DIMENSIONS



Figure 71. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MS-012-AB CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 72. 14-Lead Standard Small Outline Package [SOIC_N]
Narrow Body
Dimensions shown in millimeters and (inches)

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| AD8546ARMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package $[\mathrm{MSOP}]$ | RM-8 | A2V |
| AD8546ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package $[\mathrm{MSOP}]$ | RM-8 | A2V |
| AD8546ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package $[$ MSOP] | RM-8 | A2V |
| AD8548ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |  |
| AD8548ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |  |
| AD8548ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |  |

[^1]
## NOTES

Data Sheet
NOTES

## NOTES


[^0]:    ${ }^{1}$ See www.analog.com for the latest selection of micropower op amps.

[^1]:    ${ }^{1} Z=$ RoHS Compliant Part.

