

# High Accuracy Ultralow I<sub>Q</sub>, 300 mA, anyCAP<sup>®</sup> Low Dropout Regulator

# ADP3333

#### FEATURES

High Accuracy Over Line and Load: ±0.8% @ 25°C, ±1.8% Over Temperature
Ultralow Dropout Voltage: 230 mV (Max) @ 300 mA
Requires Only C<sub>0</sub> = 1.0 μF for Stability
anyCAP = Stable with Any Type of Capacitor (Including MLCC)
Current and Thermal Limiting
Low Noise
Low Shutdown Current: < 1 μA</li>
2.6 V to 12 V Supply Range
-40°C to +85°C Ambient Temper ALDPBBBS
Ultrasmall 8-Lead MSOP Package

#### APPLICATIONS Cellular Phones PCMCIA Cards Personal Digital Assistants (PDAs) DSP/ASIC Supplies

#### FUNCTIONAL BLOCK DIAGRAM



#### **GENERAL DESCRIPTION**

ADP3333 is a member of the ADP333x family of precision low dropout anyCAP voltage regulators. Pin-compatible with the MAX8860, the ADP3333 operates with a wider input voltage range of 2.6 V to 12 V and delivers a load current up to 300 mA. ADP3333 stands out from other conventional LDOs with a novel architecture and an enhanced process that enables it to offer performance advantages over its competition. Its patented design requires only a 1.0 µF output capacitor for stability. This device is insensitive to output capacitor Equivalent Series Resistance (ESR), and is stable with any good quality capacitor, including ceramic (MLCC) types for space-restricted applications. ADP3333 achieves exceptional accuracy of  $\pm 0.8\%$  at room temperature and  $\pm 1.8\%$  over temperature, line and load variations. The dropout voltage of ADP3333 is only 140 mV (typical) at 300 mA. This device also includes a safety current limit, thermal overload protection and a shutdown feature. In shutdown mode, the ground current is reduced to less than 1 µA. The ADP3333 has ultralow quiescent current, 70 µA (typ) in light load situations.



Figure 1. Typical Application Circuit

anyCAP is a registered trademark of Analog Devices, Inc.

#### REV.0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 2001

# **ADP3333–SPECIFICATIONS**<sup>1</sup> ( $V_{IN} = 6.0 V$ , $C_{IN} = C_{OUT} = 1.0 \mu F$ , $T_J = -40^{\circ}C$ to +125°C, unless otherwise noted)

| Parameter                     | Symbol             | Condition                                                                             | Min  | Тур  | Max  | Unit   |
|-------------------------------|--------------------|---------------------------------------------------------------------------------------|------|------|------|--------|
| OUTPUT                        |                    |                                                                                       |      |      |      |        |
| Voltage Accuracy <sup>2</sup> | V <sub>OUT</sub>   | $V_{IN} = V_{OUTNOM} 0.3 V$ to 12 V                                                   | 0.8  |      | 0.8  | %      |
|                               |                    | $I_{\rm L} = 0.1 \text{ mA to } 300 \text{ mA}$                                       |      |      |      |        |
|                               |                    | $T_J = 25^{\circ}C$                                                                   |      |      |      |        |
|                               |                    | $V_{IN} = V_{OUTNOM} 0.3 \text{ V to } 12 \text{ V}$                                  | -1.8 |      | +1.8 | %      |
| - 0                           |                    | $I_{\rm L} = 0.1 \text{ mA to } 300 \text{ mA}$                                       |      |      |      |        |
| Line Regulation <sup>2</sup>  |                    | $V_{IN} = V_{OUTNOM} 0.3 \text{ V to } 12 \text{ V}$<br>$T_I = 25^{\circ}\text{C}$    |      | 0.04 |      | mV/V   |
| Load Regulation               |                    | $I_{\rm L} = 0.1 \text{ mA to } 300 \text{ mA}$                                       |      | 0.04 |      | mV/mA  |
|                               |                    | $T_{I} = 25^{\circ}C$                                                                 |      |      |      |        |
| Dropout Voltage               | V <sub>DROP</sub>  | $V_{OUT} = 98\%$ of $V_{OUTNOM}$                                                      |      |      |      |        |
|                               | Dirot              | $I_L = 300 \text{ mA}$                                                                |      | 140  | 230  | mV     |
|                               |                    | $I_L = 200 \text{ mA}$                                                                |      | 105  | 185  | mV     |
|                               |                    | $I_L = 0.1 \text{ mA}$                                                                |      | 30   |      | mV     |
| Peak Load Current             | I <sub>LDPK</sub>  | $V_{IN} = V_{OUTNOM} + 1 V$                                                           |      | 600  |      | mA     |
| Output Noise                  | V <sub>NOISE</sub> | $f = 10 \text{ Hz}-100 \text{ kHz}, C_L = 10 \mu\text{F}$                             |      | 45   |      | μV rms |
|                               |                    | $I_{\rm L} = 300 \text{ mA}$                                                          |      |      |      |        |
| GROUND CURRENT                |                    |                                                                                       |      |      |      |        |
| In Regulation                 | I <sub>GND</sub>   | $I_L = 300 \text{ mA}$                                                                |      | 2.0  | 5.5  | mA     |
|                               |                    | $I_{\rm L} = 300 \text{ mA},  T_{\rm J} = 25^{\circ}\text{C}$                         |      | 2.0  | 4.3  | mA     |
|                               |                    | $I_L = 300 \text{ mA}, T_J = 85^{\circ}\text{C}$                                      |      | 1.5  | 3.3  | mA     |
|                               |                    | $I_L = 200 \text{ mA}$                                                                |      | 1.4  |      | mA     |
|                               |                    | $I_L = 10 \text{ mA}$                                                                 |      | 200  | 275  | μA     |
|                               |                    | $I_{\rm L} = 0.1 \mathrm{mA}$                                                         |      | 70   | 100  | μA     |
| In Dropout                    | I <sub>GND</sub>   | $V_{\rm IN} = V_{\rm OUTNOM} - 100  {\rm mV}$                                         |      | 70   | 190  | μA     |
|                               |                    | $I_L = 0.1 \text{ mA},$                                                               |      | ~    | 100  |        |
|                               |                    | $V_{\rm IN} = V_{\rm OUTNOM} - 100  {\rm mV}$                                         |      | 70   | 160  | μA     |
| L. Charteleann                | T                  | $I_{\rm L} = 0.1 \text{ mA}, T_{\rm J} = 0^{\circ} \text{C to } 125^{\circ} \text{C}$ |      | 0.01 | 1    |        |
| In Shutdown                   | I <sub>GNDSD</sub> | $\overline{SD} = 0 \text{ V}, \text{ V}_{IN} = 12 \text{ V}$                          |      | 0.01 | 1    | μΑ     |
| SHUTDOWN                      |                    |                                                                                       |      |      |      |        |
| Threshold Voltage             | V <sub>THSD</sub>  | ON                                                                                    | 2.0  |      |      | V      |
|                               |                    | OFF                                                                                   |      | 0.07 | 0.4  | V      |
| SD Input Current              | I <sub>SD</sub>    | $0 \leq \overline{SD} \leq 12 \text{ V}$                                              |      | 0.85 | 7    | μA     |
| Ordered Comment In Chart 1    | <b>.</b>           | $0 \le \overline{SD} \le 5 V$                                                         |      | 0.8  | 4.5  | μA     |
| Output Current In Shutdown    | I <sub>OSD</sub>   | $T_J = 25^{\circ}C V_{IN} = 12 V$                                                     |      | 0.01 | 1    | μA     |
|                               |                    | $T_J = 125^{\circ}C V_{IN} = 12 V$                                                    |      | 0.01 | 1    | μA     |

NOTES

 $\label{eq:VIN} \begin{array}{l} ^{1}\mbox{Application stable with no load.} \\ ^{2}\mbox{V}_{IN} = 2.6 \mbox{ V for models with } V_{OUTNOM} \leq 2.3 \mbox{ V}. \\ \mbox{Specifications subject to change without notice.} \end{array}$ 

#### **ABSOLUTE MAXIMUM RATINGS\***

#### **PIN FUNCTION DESCRIPTIONS**

| Pin    | Mnemonic | Function                                                                                                                                                     |
|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | OUT      | Output of the Regulator. Bypass to ground with a 1.0 $\mu$ F or larger capacitor.                                                                            |
| 2      | IN       | Input pin. Bypass to ground with a $1.0 \ \mu F$ or larger capacitor.                                                                                        |
| 3      | GND      | Ground Pin                                                                                                                                                   |
| 4-6, 8 | NC       | No Connect                                                                                                                                                   |
| 7      | SD       | Active Low Shutdown Pin. Connect to<br>ground to disable the regulator output.<br>When shutdown is not used, his pin should<br>be connected to the input pin |

#### **ORDERING GUIDE**

| Model           | Output<br>Voltage | Package<br>Option | Branding<br>Information |
|-----------------|-------------------|-------------------|-------------------------|
| ADP3333ARM-1.5  | 1.5 V             | RM-8              | LKA                     |
| ADP3333ARM-1.8  | 1.8 V             | (MSOP-8)<br>RM-8  | LKB                     |
| ADP3333ARM-2.5  | 2.5 V             | (MSOP-8)<br>RM-8  | LKC                     |
| ADP3333ARM-2.77 | 2.77 V            | (MSOP-8)<br>RM-8  | LKD                     |
| ADP3333ARM-3    | 3 V               | (MSOP-8)<br>RM-8  | LKE                     |
| ADP3333ARM-3.15 | 3.15 V            | (MSOP-8)<br>RM-8  | LKF                     |
| ADP3333ARM-3.3  | 3.3 V             | (MSOP-8)<br>RM-8  | LKG                     |
| ADP3333ARM-5    | 5 V               | (MSOP-8)<br>RM-8  |                         |
| ADF 3333AKWI-3  | 5 V               | (MSOP-8)          |                         |

#### PIN CONFIGURATION



#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP3333 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# ADP3333–Typical Performance Characteristics



TPC 1. Line Regulation Output Voltage vs. Supply Voltage



TPC 2. Output Voltage vs. Load Current



TPC 3. Ground Current vs. Supply Voltage



TPC 4. Ground Current vs. Load Current



TPC 5. Output Voltage Variation % vs. Junction Temperature



TPC 6. Ground Current vs. Junction Temperature



TPC 7. Dropout Voltage vs. **Output Current** 



TPC 8. Power-Up/Power-Down



TPC 9. Power-Up Response





TPC 10. Line Transient Response



TPC 11. Line Transient Response



TPC 12. Load Transient Response



TPC 13. Load Transient Response



TPC 14. Short Circuit Current



TPC 15. Turn ON-Turn OFF Response



TPC 16. Power Supply Ripple Rejection



TPC 17. RMS Noise vs. C<sub>L</sub> (10 Hz–100 kHz)



TPC 18. Output Noise Density

#### THEORY OF OPERATION

The new anyCAP LDO ADP3333 uses a single control loop for regulation and reference functions see (Figure 2). The output voltage is sensed by a resistive voltage divider consisting of R1 and R2 which is varied to provide the available output voltage option. Feedback is taken from this network by way of a series diode (D1) and a second resistor divider (R3 and R4) to the input of an amplifier.



#### Figure 2. Functional Block Diagram

A very high gain error amplifier is used to control this loop. The amplifier is constructed in such a way that at equilibrium it produces a large, temperature-proportional input "offset voltage" that is repeatable and very well controlled. The temperature proportional offset voltage is combined with the complementary diode voltage to form a "virtual bandgap" voltage, implicit in the network, although it never appears explicitly in the circuit. Ultimately, this patented design makes it possible to control the loop with only one amplifier. This technique also improves the noise characteristics of the amplifier by providing more flexibility on the trade-off of noise sources that leads to a low noise design.

The R1, R2 divider is chosen in the same ratio as the bandgap voltage to the output voltage. Although the R1, R2 resistor divider is loaded by the diode D1 and a second divider consisting of R3 and R4, the values can be chosen to produce a temperature stable output. This unique arrangement specifically corrects for the loading of the divider so that the error resulting from base current loading in conventional circuits is avoided.

The patented amplifier controls a new and unique noninverting driver that drives the pass transistor, Q1. The use of this special noninverting driver enables the frequency compensation to include the load capacitor in a pole splitting arrangement to achieve reduced sensitivity to the value, type and ESR of the load capacitance.

Most LDOs place very strict requirements on the range of ESR values for the output capacitor because they are difficult to stabilize due to the uncertainty of load capacitance and resistance. Moreover, the ESR value, required to keep conventional LDOs stable, changes depending on load and temperature. These ESR limitations make

designing with LDOs more difficult because of their unclear specifications and extreme variations over temperature.

With the ADP3333 anyCAP LDO, this is no longer true. It can be used with virtually any good quality capacitor, with no constraint on the minimum ESR. This innovative design allows the circuit to be stable with just a small 1  $\mu F$  capacitor on the output. Additional advantages of the pole splitting scheme include superior line noise rejection and very high regulator gain which leads to excellent line and load regulation. An impressive  $\pm 1.8\%$  accuracy is guaranteed over line, load and temperature.

Additional features of the circuit include current limit and thermal shutdown.

#### **APPLICATION INFORMATION**

### Capacitor Selection

#### Output Capacitor

The stability and transient response of the LDO is a function of the output capacitor. The ADP3333 is stable with a wide range of capacitor values, types and ESR (anyCAP). A capacitor as low as 1.0  $\mu$ F is all that is needed for stability; larger capacitors can be used if high current surges on the output are anticipated. The ADP3333 is stable with extremely low ESR capacitors (ESR » 0), such as Multilayer Ceramic Capacitors (MLCC) or OSCON. Note that the effective capacitance of some capacitor types fall below the minimum over temperature or with dc voltage. Ensure that the capacitor provides at least 1.0  $\mu$ F of capacitance over temperature and dc bias.

#### Input Bypass Capacitor

An input bypass capacitor is not strictly required but it is recommended in any application involving long input wires or high source impedance. Connecting a 1.0  $\mu$ F capacitor from the input to ground reduces the circuit's sensitivity to PC board layout and input transients. If a larger output capacitor is necessary then a larger value input capacitor is also recommended.

#### **Output Current Limit**

The ADP3333 is short circuit protected by limiting the pass transistor's base drive current. The maximum output current is limited to about 1 A. See TPC 14.

#### **Thermal Overload Protection**

The ADP3333 is protected against damage due to excessive power dissipation by its thermal overload protection circuit. Thermal protection limits the die temperature to a maximum of  $165^{\circ}$ C. Under extreme conditions (i.e., high ambient temperature and power dissipation) where the die temperature starts to rise above  $165^{\circ}$ C, the output current will be reduced until the die temperature has dropped to a safe level.

Current and thermal limit protections are intended to protect the device against accidental overload conditions. For normal operation, the device's power dissipation should be externally limited so that the junction temperature will not exceed 125°C.

#### **Calculating Junction Temperature**

Device power dissipation is calculated as follows:

$$P_D = \left(V_{IN} - V_{OUT}\right) I_{LOAD} + \left(V_{IN}\right) I_{GND}$$

Where  $I_{LOAD}$  and  $I_{GND}$  are load current and ground current,  $V_{IN}$  and  $V_{OUT}$  are the input and output voltages respectively.

Assuming the worst-case operating conditions are  $I_{\rm LOAD}$  = 300 mA,  $I_{\rm GND}$  = 2.6 mA,  $V_{\rm IN}$  = 4.0 V and  $V_{\rm OUT}$  = 3.0 V, the device power dissipation is:

$$P_D = (4.0 V - 3.0 V) 300 mA + (4.2 V) 2.0 mA = 308 mW$$

The package used on the ADP3333 has a thermal resistance of 158°C/W for 4-layer boards. The junction temperature rise above ambient will be approximately equal to:

$$T_{IA} = 0.308 W \times 158^{\circ}C / W = 48.7^{\circ}C$$

So, to limit the junction temperature to 125°C, the maximum allowable ambient temperature is:

$$T_{A(MAX)} = 125^{\circ}C - 48.7^{\circ}C = 76.3^{\circ}C$$

#### **Shutdown Mode**

Applying a high signal to the shutdown pin, or connecting it to the input pin, will turn the output ON. Pulling the shutdown pin to 0.3 V or below, or connecting it to ground, will turn the output OFF. In shutdown mode, the quiescent current is reduced to less than 1  $\mu$ A.

#### **Printed Circuit Board Layout Considerations**

Use the following general guidelines when designing printed circuit boards:

- 1. Keep the output capacitor as close to the output and ground pins as possible.
- 2. Keep the input capacitor as close to the input and ground pins as possible.
- 3. PC board traces with larger cross sectional areas will remove more heat from the ADP3333. For optimum heat transfer, specify thick copper and use wide traces.
- 4. Connect the NC pins (Pins 5, 6, and 8) to ground for better thermal performance.
- 5. The thermal resistance can be decreased by approximately 10% by adding a few square centimeters of copper area to the lands connected to the pins of the LDO.
- 6. Use additional copper layers or planes to reduce the thermal resistance. Again, connecting the other layers to the ground and NC pins of the ADP3333 is best, but not necessary. When connecting the ground pad to other layers use multiple vias.

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### 8-Lead Mini/micro SOIC Package [Mini\_SO] (RM-8)

