## 1:10 HSTL Zero-Delay Clock Buffer IC November 2000 Advance Information #### 1.0 Features - Generates one bank of ten differential 2.5V HSTL clock outputs (YP0/YN0 to YP9/YN9) from one differential HSTL reference clock input - Meets the JEDEC Standard PLL Clock Driver for Registered DIMM Applications - External feedback input (FBINP/FBINN) to synchronize all clock outputs to the reference input - Operating frequency 60MHz to 170MHz - Tight tracking skew (spread-spectrum tolerant) - Integrated 25Ω series damping resistors for driving point-to-point loads - Auto power-down mode if reference input frequency drops below 20MHz - Active-low power-down signal (PWRDWN#) tristates all output drivers and disables the PLL - Packaged in a 48-pin TSSOP ### 2.0 Description The FS61857 is a low skew, low jitter CMOS zero-delay phase-lock loop (PLL) clock buffer IC. Ten differential buffered clock outputs are derived from an onboard open-loop PLL. The PLL aligns the frequency and phase of all output clock pairs to the differential reference input clock CLKP/CLKN, including a feedback output clock pair that feeds back to FBINP/FBINN to close the loop. The PLL can be bypassed for test purposes by pulling AVDD to ground. **Table 1: Function Table** | | | INP | UT | | OUTPUT | | | | | |--------|------|-------------|-----|-----|-------------|-------------|------------|------------|--| | PLL | AVDD | PWR<br>DWN# | СКР | CKN | YP0-<br>YP9 | YN0-<br>YN9 | FBOUT<br>P | FBOUT<br>N | | | OFF | 2.5V | L | L | Н | Z | Z | Z | Z | | | OFF | 2.5V | L | Н | L | Z | Z | Z | Z | | | Zero- | 2.5V | Н | L | Н | L | Н | L | Н | | | Delay | 2.5V | Н | Н | L | Н | L | Н | L | | | OFF | GND | L | L | Н | Z | Z | Z | Z | | | OFF | GND | L | Н | L | Z | Z | Z | Z | | | PLL | GND | Н | L | Н | L | Н | L | Н | | | Bypass | GND | Н | Н | L | Н | L | Н | L | | | OFF | - | - | <20 | MHz | Z | Z | Z | Z | | Figure 1: Block Diagram **Figure 2: Pin Configuration** ### 1:10 HSTL Zero-Delay Clock Buffer IC Advance Information November 2000 #### **Table 2: Pin Descriptions** Key: Al = Analog Input; AO = Analog Output; DI = Digital Input; DI = Input with Internal Pull-Up; DI<sub>D</sub> = Input with Internal Pull-Down; DIO = Digital Input/Output; DI-3 = Three-Level Digital Input, DO = Digital Output; P = Power/Ground; # = Active Low pin | PIN | TYPE | NAME | DESCRIPTION | |----------------------------------------|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | Р | AVDD | 2.5V PLL power supply / Test mode enable. This pin provides the power supply to the internal PLL. When pulled low, the PLL is bypassed and the output clocks directly follow the input clock | | 17 | Р | AGND | PLL ground | | 13 / 14 | DI | CKP / CKN | Reference clock input (true / complementary) | | 36 / 35 | DI | FBINP / FBINN | Feedback input (true / complementary) | | 32 / 33 | DO | FBOUTP / FBOUTN | Feedback output (true / complementary) | | 37 | DI | PWRDWN# | Asynchronous power-down input shuts down PLL and tristates all outputs | | 3 / 2 | | YP0 / YN0 | | | 5 / 6 | | YP1 / YN1 | | | 10 / 9 | | YP2 / YN2 | | | 20 / 19 | | YP3 / YN3 | | | 22 / 23 | DO | YP4 / YN4 | Clock outputs (true / complementary) | | 46 / 47 | ЪО | YP5 / YN5 | Clock outputs (true / complementary) | | 44 / 43 | | YP6 / YN6 | | | 39 / 40 | | YP7 / YN7 | | | 29 / 30 | | YP8 / YN8 | | | 27 / 26 | | YP9 / YN9 | | | 1, 7, 8, 18, 24, 25,<br>31, 41, 42, 48 | Р | GND | Ground for all clock outputs | | 4, 11, 12, 15, 21,<br>28, 34, 38, 45 | Р | VDD | 2.5V power supply for all clock outputs | ### 3.0 Device Operation The FS61857 precisely aligns the frequency and phase of the differential HSTL output clocks to the differential reference input CKP/CKN by use of an on-chip phase-lock loop (PLL). The PLL generates 10 low-skew, low-jitter copies of the reference, with the outputs adjusted for 50% duty cycle. The differential FBOUT clock must be hardwired to the FBINP/FBINN pins to complete the loop. The PLL actively adjusts the output clocks so that there is no phase error between the reference clock and the feedback input. Since the device uses a PLL to lock the output clocks to the input clock, there is a power-up stabilization time that is required for the PLL to achieve phase lock. Note that all inputs and outputs use 2.5V HSTL signal levels. #### 3.1 PLL Bypass When the AVDD pin is pulled low, the reference clock signal bypasses the PLL and is muxed directly through to the outputs. The PLL is powered down, and device acts a fanout buffer. Note that if AVDD is re-established, the PLL requires a power-up and stabilization time to lock to the input clock. #### 3.2 Power-Down The FS61857 provides an auto power-down feature that shuts off the PLL and tristates all outputs low if the reference clock drops below 20MHz. The power-down circuit is level sensitive, and detects either a DC high or low on the CKP/CKN input pair. If the input clock rises above 20MHz, the PLL powers back up to re-establish lock. An asynchronous active-low PWRDWN# signal also places the part in the power off state. ## 1:10 HSTL Zero-Delay Clock Buffer IC November 2000 Advance Information ### 4.0 Electrical Specifications #### **Table 3: Absolute Maximum Ratings** Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These conditions represent a stress rating only, and functional operation of the device at these or any other conditions above the operational limits noted in this specification is not implied. Exposure to maximum rating conditions for extended conditions may affect device performance, functionality, and reliability. | PARAMETER | SYMBOL | MIN. | MAX. | UNITS | |------------------------------------------------------------------------------------|-----------------|---------|----------------------|-------| | Supply Voltage, dc, Clock Buffers (GND = ground) | $AV_DD$ | GND-0.5 | 4 | V | | Supply Voltage, dc, Core | $V_{DD}$ | GND-0.5 | 4 | V | | Input Voltage, dc | Vi | GND-0.5 | V <sub>DD</sub> +0.5 | V | | Output Voltage, dc | Vo | GND-0.5 | V <sub>DD</sub> +0.5 | V | | Input Clamp Current, dc (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DD</sub> ) | I <sub>IK</sub> | -50 | 50 | mA | | Output Clamp Current, dc (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DD</sub> ) | I <sub>ok</sub> | -50 | 50 | mA | | Storage Temperature Range (non-condensing) | Ts | -65 | 150 | °C | | Ambient Temperature Range, Under Bias | T <sub>A</sub> | -55 | 125 | °C | | Junction Temperature | TJ | | 125 | °C | | Lead Temperature (soldering, 10s) | | | 260 | °C | | Static Discharge Voltage Protection (MIL-STD 883E, Method 3015.7) | | | 2 | kV | #### **CAUTION: ELECTROSTATIC SENSITIVE DEVICE** Permanent damage resulting in a loss of functionality or performance may occur if this device is subjected to a high-energy electrostatic discharge. #### **Table 4: Operating Conditions** | PARAMETER | SYMBOL | CONDITIONS/DESCRIPTION | MIN. | TYP. | MAX. | UNITS | |--------------------------------------|---------------------------------|------------------------------------------------------------------|-------|------|------|-------| | Cumply Voltage | $AV_DD$ | Core | 2.3 | 2.5 | 2.7 | V | | Supply Voltage | $V_{DD}$ | Outputs | 2.3 | 2.5 | 2.7 | V | | Ambient Operating Temperature Range | T <sub>A</sub> | | 0 | | 70 | °C | | Input Fraguenou (CVD / CVN) | f <sub>CLK</sub> | Frequency range over which PLL acquires lock | 60 | | 170 | - MHz | | Input Frequency (CKP / CKN) | | Frequency range where all timing parameter specification are met | 90 | | 170 | | | Input Duty Cycle | | CKP / CKN | 40 | | 60 | % | | Input Rise/Fall Time | t <sub>r</sub> , t <sub>f</sub> | CKP / CKN (over 20% to 80%) | 0.375 | | 1.5 | ns | | Spread-Spectrum Modulation Frequency | f <sub>m</sub> | | 30 | | 50 | MHz | | Spread-Spectrum Modulation Index | $\delta_{\!m}$ | | 0 | | -0.5 | % | | Output Load Capacitance | CL | | | | 15 | pF | # 1:10 HSTL Zero-Delay Clock Buffer IC Advance Information November 2000 #### **Table 5: DC Electrical Specifications** Unless otherwise stated, all power supplies = 2.5V, no load on any output, and ambient temperature range $T_A = 0^{\circ}C$ to $70^{\circ}C$ . Parameters denoted with an asterisk (\*) represent nominal characterization data and are not currently production tested to any specific limits. MIN and MAX characterization data are $\pm 3\sigma$ from typical. Negative currents indicate current flows out of the device. | PARAMETER | SYMBOL | CONDITIONS/DESCRIPTION | MIN. | TYP. | MAX. | UNITS | |----------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------|----------------------------|------|----------------------------|-------| | Overall | <u> </u> | | | · | 1 | | | Supply Current, Dynamic, with Loaded Outputs $I_{DD}$ $V_{DD} = 2.7$ | | V <sub>DD</sub> = 2.7V, f <sub>CLK</sub> = 170MHz | | 200 | 300 | mA | | Supply Current, Static | I <sub>DDL</sub> | V <sub>DD</sub> = 2.7V, PWRDWN# low or f <sub>CLK</sub> < 20MHz | | | 100 | μΑ | | Power Down Input (PWRDWN#) | | | 1 | | 1 | | | High-Level Input Voltage | V <sub>IH</sub> | | 1.7 | | V <sub>DD</sub> +0.3 | V | | Low-Level Input Voltage | V <sub>IL</sub> | | GND-0.3 | | 0.7 | V | | Input Leakage Current | I <sub>I</sub> | V <sub>DD</sub> = 2.7V | -10 | | 10 | μΑ | | Differential Clock Inputs (CKP, CKN, | FBINP, FBINN | i) | | | 1 | | | Input Voltage Level | $V_{IN}$ | | GND-0.3 | | V <sub>DD</sub> +0.3 | V | | Crossover Voltage | V <sub>IX</sub> | | V <sub>DD</sub> /2<br>-0.2 | | V <sub>DD</sub> /2<br>+0.2 | V | | Differential Voltage | V <sub>ID</sub> | Magnitude of the difference between the input level on CKP and the input level on CKN | 0.36 | | V <sub>DD</sub> +0.6 | | | Input Leakage Current | lı | V <sub>DD</sub> = 2.7V | -10 | | 10 | μΑ | | Input Loading Capacitance * | $C_{L(in)}$ | V <sub>I</sub> = 0V, as seen by an external clock driver | 2.5 | | 3.5 | pF | | Differential Clock Outputs (YP0:9, YN | 10:9, FBOUTP, | FBOUTN) | | | , | | | | | $V_{DD} = 2.3V, V_{O} = 1.7V$ | | | -12 | mA | | High-Level Output Source Current | I <sub>OH</sub> | V <sub>DD</sub> = 2.3V, V <sub>O</sub> = 2.2V | -100 | | | μΑ | | | | $V_{DD} = 2.3V, V_{O} = 0.6V$ | | | 12 | mA | | Low-Level Output Sink Current | I <sub>OL</sub> | $V_{DD} = 2.3V, V_{O} = 0.1V$ | 100 | | | μΑ | | Crossover Voltage | V <sub>ox</sub> | | V <sub>DD</sub> /2<br>-0.2 | | V <sub>DD</sub> /2<br>+0.2 | | | Differential Voltage | V <sub>OD</sub> | Magnitude of the difference between the output levels on YP0:9, FBOUTP and the output levels on YN0:9, FBOUTN | 0.70 | | V <sub>DD</sub> +0.6 | | | Outrot loss adams | ZO | Measured at 1.25V, output driving low | | | | | | Output Impedance | Z <sub>OL</sub> | Measured at 1.25V, output driving high | | | | Ω | | Tristate Output Current | l <sub>oz</sub> | | -5 | | 5 | μΑ | | Short Circuit Source Current * | I <sub>OSH</sub> | V <sub>O</sub> = 0V; shorted for 30s, max. | | | | mA | | Short Circuit Sink Current * | I <sub>OSL</sub> | V <sub>O</sub> = 2.5V; shorted for 30s, max. | | | | mA | # 1:10 HSTL Zero-Delay Clock Buffer IC November 2000 Advance Information #### **Table 6: AC Timing Specifications** Unless otherwise stated, all power supplies = 2.5V, no load on any output, and ambient temperature $T_A$ = 25°C. Parameters denoted with an asterisk ( \* ) represent nominal characterization data and are not currently production tested to any specific limits. MIN and MAX characterization data are $\pm 3\sigma$ from typical. | PARAMETER | SYMBOL | CONDITIONS/DESCRIPTION | MIN. | TYP. | MAX. | UNITS | |--------------------------------------|---------------------|------------------------------------------------------|------|------|--------|-------| | Overall | | | | | | | | Clock Skew, Output to Output * | t <sub>sk(o)</sub> | Measured $V_X$ between two output pairs $C_L = 15pF$ | | | | ps | | Dunamia Dhasa Officet | | Spread modulation ON | | | | | | Dynamic Phase Offset | t <sub>dΦ</sub> | Spread modulation ON | | | | ps | | Static Phase Offset | t₀ | Does not include jitter | -120 | | 120 | ps | | Clock Stabilization Time * | | Time required for the PLL to achieve phase lock | | | | ms | | Phase-Lock Loop | | | | | | | | Loop Bandwidth * | | For calculation of Tracking Skew | 2.0 | | | MHz | | Phase Angle * | | For calculation of Tracking Skew | | | -0.031 | 0 | | Phase Error * | | From rising edge on CLK to rising edge on FBIN | | | | ps | | Clock Outputs (1Y0:9, FBOUT) | | | | | | | | Duty Cycle * | d <sub>t</sub> | | 45 | | 55 | % | | Jitter, Cycle-cycle * (peak-peak) | t <sub>j(CC)</sub> | | -75 | | 75 | ps | | Jitter, Period *<br>(peak-peak) | $t_{j(\Delta P)}$ | | -75 | | 75 | ps | | Jitter, Half-Period *<br>(peak-peak) | t <sub>j(Δ½P)</sub> | | -100 | | 100 | ps | | Rise Time * | t <sub>r</sub> | $V_0 = 0.5V \text{ to } 2.0V; C_L = 15pF$ | 0.75 | | 1.5 | ns | | Fall Time * | t <sub>f</sub> | V <sub>O</sub> = 2.0V to 0.5V; C <sub>L</sub> = 15pF | 0.75 | | 1.5 | ns | | Enable Delay * | t <sub>DLH</sub> | via PWRDWN# | | | | ns | | Disable Delay * | t <sub>DHL</sub> | via PWRDWN# | | | | ns | Advance Information November 2000 ### 5.0 Package Information Table 7: 48-pin TSSOP (6.1mm) Package Dimensions | | DIMENSIONS | | | | | | | |----------------|------------|-------|-------------|-------|--|--|--| | | INC | HES | MILLIMETERS | | | | | | | MIN. | MAX. | MIN. | MAX. | | | | | Α | - | 0.047 | - | 1.20 | | | | | A <sub>1</sub> | 0.002 | 0.006 | 0.05 | 0.15 | | | | | b | 0.0067 | 0.011 | 0.17 | 0.27 | | | | | С | 0.0035 | 0.008 | 0.09 | 0.20 | | | | | D | 0.488 | 0.496 | 12.40 | 12.60 | | | | | Е | 0.318 | BSC | 8.10 BSC | | | | | | E <sub>1</sub> | 0.236 | 0.244 | 6.00 | 6.20 | | | | | е | 0.019 | BSC | 0.50 BSC | | | | | | L | 0.018 | 0.030 | 0.45 | 0.75 | | | | | S | 0.008 | - | 0.20 | - | | | | | $\theta_1$ | 0° | 8° | 0° | 8° | | | | | $\theta_2$ | 12° | REF | 12° | REF | | | | | $\theta_3$ | 12° | REF | 12° | REF | | | | Table 8: 48-pin TSSOP (6.1mm) Package Characteristics | PARAMETER SYMBOL CONDITIONS/DESCRIPTION | | TYP. | UNITS | | |-----------------------------------------|-----------------|---------------------------------------------------|-------|------| | Thermal Impedance, Junction to Free-Air | $\Theta_{JA}$ | Air flow = 0 m/s | 89 | °C/W | | Lead Inductance, Self | L <sub>11</sub> | Longest lead | 3.50 | nΗ | | Lead Inductance, Mutual | L <sub>12</sub> | Longest lead to any 1 <sup>st</sup> adjacent lead | 1.82 | nH | | Lead Inductance, Mutual | L <sub>13</sub> | Longest lead to any 2 <sup>nd</sup> adjacent lead | 1.17 | ШП | | Lead Capacitance, Bulk | C <sub>11</sub> | Longest lead to V <sub>SS</sub> | 0.63 | pF | | Lead Capacitance, Mutual | C <sub>12</sub> | Longest lead to any 1st adjacent lead | 0.30 | nE | | Leau Capacitance, iviutuai | C <sub>13</sub> | Longest lead to any 2 <sup>nd</sup> adjacent lead | 0.03 | pF | ## 1:10 HSTL Zero-Delay Clock Buffer IC November 2000 Advance Information ### 6.0 Ordering Information #### **Table 9: Device Ordering Codes** | DEVICE<br>NUMBER | ORDERING CODE | PACKAGE TYPE | OPERATING<br>TEMPERATURE RANGE | SHIPPING<br>CONFIGURATION | |------------------|---------------|-----------------------------------------------------|--------------------------------|---------------------------| | FS61857-01 | 13810-801 | 48-pin TSSOP<br>(Thin Shrink Small Outline Package) | 0° C to 70° C (Commercial) | Tape and Reel | #### Copyright © 2001 American Microsystems, Inc. Devices sold by AMI are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. AMI makes no warranty, express, statutory implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. AMI makes no warranty of merchantability or fitness for any purposes. AMI reserves the right to discontinue production and change specifications and prices at any time and without notice. AMI's products are intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment, are specifically not recommended without additional processing by AMI for such applications. American Microsystems, Inc., 2300 Buckskin Rd., Pocatello, ID 83201, (208) 233-4690, FAX (208) 234-6796, WWW Address: http://www.amis.com E-mail: tgp@amis.com