## PSD3XX Family <br> PSD3XX ZPSD3XX ZPSD3XXV PSD3XXR ZPSD3XXR ZPSD3XXRV Low Cost <br> Microcontroller Peripherals

February, 1999


# PSD3XX Family <br> PSD3XX ZPSD3XX ZPSD3XXV PSD3XXR ZPSD3XXR ZPSD3XXRV Low Cost Microcontroller Peripherals Table of Contents 

1 Introduction ..... 1
2 Notation ..... 2
3 Key Features ..... 4
4 PSD3XX Family Feature Summary ..... 5
5 Partial Listing of Microcontrollers Supported ..... 6
6 Applications ..... 6
7 ZPSD Background ..... 6
7.1 Integrated Power Management ${ }^{\text {TM }}$ Operation ..... 7
8 Operating Modes (MCU Configurations) ..... 10
9 Programmable Address Decoder (PAD) ..... 12
10 I/O Port Functions ..... 15
10.1 CSIOPORT Registers. ..... 15
10.2 Port A (PA0-PA7) ..... 16
10.2.1 Port A (PA0-PA7) in Multiplexed Address/Data Mode ..... 16
10.2.2 Port A (PA0-PA7) in Non-Multiplexed Address/Data Mode ..... 17
10.3 Port B (PB0-PB7) ..... 18
10.3.1 Port B (PA0-PA7) in Multiplexed Address/Data Mode ..... 18
10.3.2 Port B (PA0-PA7) in Non-Multiplexed Address/Data Mode ..... 19
10.4 Port C (PC0-PC2) ..... 20
10.5 ALE/AS Input Pin ..... 20
11 PSD Memory ..... 21
11.1 EPROM ..... 21
11.2 SRAM (Optional) ..... 21
11.3 Page Register (Optional) ..... 21
11.4 Programming and Erasure. ..... 21
12 Control Signals ..... 22
12.1 ALE or AS ..... 22
12.2 WR or R/W. ..... 22
12.3 RD/E/DS (DS option not available on 3X1 devices) ..... 22
12.4 PSEN or PSEN ..... 22
12.5 A19/CSI ..... 23
12.6 Reset Input ..... 24
13 Program/Data Space and the 8031 ..... 26
14 Systems Applications ..... 27
15 Security Mode ..... 30
16 Power Management. ..... 30
16.1 CSI Input. ..... 30
16.2 CMiser Bit ..... 30
16.3 Turbo Bit (ZPSD Only) ..... 31
16.4 Number of Product Terms in the PAD Logic. ..... 31
16.5 Composite Frequency of the Input Signals to the PAD Logic ..... 32
16.6 Loading on I/O Pins ..... 33
17 Calculating Power ..... 34
PSD3XX FamilyPSD3XX ZPSD3XX ZPSD3XXVPSD3XXR ZPSD3XXR ZPSD3XXRVLow Cost Microcontroller Peripherals
Table of Contents (cont.)
18 Specifications ..... 37
18.1 Absolute Maximum Ratings ..... 37
18.2 Operating Range ..... 37
18.3 Recommended Operating Conditions ..... 37
18.4 Pin Capacitance. ..... 37
18.5 AC/DC Characteristics - PSD3XX/ZPSD3XX (All 5 V devices) ..... 38
18.6 AC/DC Characteristics - PSD3XXV (3 V devices only) ..... 39
18.7 Timing Parameters - PSD3XX/ZPSD3XX (All 5 V devices) ..... 40
18.8 Timing Parameters - ZPSD3XXV (3 V devices only) ..... 42
18.9 Timing Diagrams for PSD3XX Parts ..... 44
18.10 AC Testing ..... 65
19 Pin Assignments ..... 66
20 Package Information ..... 67
21 Package Drawings ..... 68
22 PSD3XX Product Ordering Information ..... 72
22.1 PSD3XX Selector Guide ..... 72
22.2 Part Number Construction ..... 73
22.3 Ordering Information ..... 73
23 Data Sheet Revision History ..... 80
WSI Worldwide Sales, Service and Technical Support ..... 84

## For additional information,

 Call 800-TEAM-WSI (800-832-6974).Fax: 510-657-8495
Web Site: waferscale.com
E-mail: info@waferscale.com


For additional information, Call 800-TEAM-WSI (800-832-6974).

Fax: 510-657-8495
Web Site: waferscale.com
E-mail: info@waferscale.com

## Programmable Peripheral PSD3XX Family <br> Field-Programmable Microcontroller Peripheral

## 1.0 <br> Introduction

The low cost PSD3XX family integrates high-performance and user-configurable blocks of EPROM, programmable logic, and optional SRAM into one part. The PSD3XX products also provide a powerful microcontroller interface that eliminates the need for external "glue logic". The part's integration, small form factor, low power consumption, and ease of use make it the ideal part for interfacing to virtually any microcontroller.

The major functional blocks of the PSD3XX include:

- Two programmable logic arrays
- 256 Kb to 1 Mb of EPROM
- Optional 16 Kb SRAM
- Input latches
- Programmable I/O ports
- Page logic
- Programmable security.


The PSD3XX family architecture (Figure 1) can efficiently interface with, and enhance, almost any 8- or 16-bit microcontroller system. This solution provides microcontrollers the following:

- Chip-select logic, control logic, and latched address signals that are otherwise implemented discretely
- Port expansion (reconstructs lost microcontroller I/O)
- Expanded microcontroller address space (up to 16 times)
- An EPROM (with security) and optional SRAM
- Compatible with 8031-type architectures that use separate Program and Data Space
- Interface to shared external resources.
1.0

Introduction
(cont.)

The PSD3XX I/O ports can be used for:

- Standard I/O ports
- Programmable chip select outputs
- Address inputs
- Demultiplexed address outputs
- A data bus port for non-multiplexed MCU applications
- A data bus "repeater" port that shares and arbitrates the local MCU data bus with external devices.

Implementing your design has never been easier than with PSDsoft—WSI's software development suite. Using PSDsoft, you can do the following:

- Configure your PSD3XX to work with virtually any microcontroller
- Specify what you want implemented in the programmable logic using a high-level Hardware Description Language (HDL)
- Simulate your design
- Download your design to the part using a programmer.

2. 

Notation

For a complete product comparison, refer to Table 1.
PSD3XX references the standard version of the PSD3XX family, which are ideal for general-purpose embedded control applications.

PSD3XXR SRAM-less version of the PSD3XX. If you don't require the 16 Kb SRAM or need a larger external SRAM, go with this part to save cost.

ZPSD3XX has improved technology that helps reduce current consumption using the Turbo bit. Excellent if you require a 5 V version of the PSD3XX that uses less power.

ZPSD3XXR SRAM-less version of the ZPSD3XX.
ZPSD3XXV 2.7 V to 5.5 V operation, ideal for very low-power and low-voltage applications.

ZPSD3XXRV SRAM-less version of the ZPSD3XXV.
Throughout this data sheet, references are made to the PSD3XX. In most cases, these references also cover the entire family. Exceptions will be noted. References, such as "3X1 only" cover all parts that have a 301 or 311 in the part number. Use the following table to determine what references cover which product versions:

| Reference | PSD3XX | PSD3XXR | ZPSD3XX | ZPSD3XXR | ZPSD3XXV | ZPSD3XXRV |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| PSD3XX <br> PSD | X | X | X | X | X | X |
| PSD3XX only | X | X |  |  |  |  |
| Non-ZPSD | X | X |  |  |  |  |
| ZPSD only <br> ZPSD3XX |  |  | X | x | x | X |
| Non-V versions | X | X | X | X |  |  |
| V versions only <br> V suffix <br> ZPSD3XXV only |  |  |  |  | x | X |
| SRAM-less <br> Non-R | X |  | X |  | x |  |

Figure 1. PSD3XX
Family Architecture



## 3.0 <br> Key Features

Single-chip programmable peripheral for microcontroller-based applications

- 256 K to 1 Mbit of UV EPROM with the following features:
- Configurable as 32,64 , or $128 \mathrm{~K} \times 8$; or as 16 , 32 , or $64 \mathrm{~K} \times 16$
- Divided into eight equally-sized mappable blocks for optimized address mapping
- As fast as 70 ns access time, which includes address decoding
$\square$ Optional 16 Kbit SRAM is configurable as $2 \mathrm{~K} \times 8$ or $1 \mathrm{~K} \times 16$. The access time can be as quick as 70 ns , including address decoding.
- 19 I/O pins that can be individually configured for :
- Microcontroller I/O port expansion
- Programmable Address decoder (PAD) I/O
- Latched address output
- Open-drain or CMOS output
- Two Programmable Arrays (PAD A and PAD B) replace your PLD or decoder, and have the following features:
- Up to 18 Inputs and 24 outputs
- 40 Product terms (13 for PAD A and 27 for PAD B)
- Ability to decode up to 1 MB of address without paging
$\square$ Microcontroller logic that eliminates the need for external "glue logic" has the following features:
- Ability to interface to multiplexed and non-multiplexed buses
- Built-in address latches for multiplexed address/data bus
- ALE and Reset polarity are programmable (Reset polarity not programmable on V-versions)
- Multiple configurations are possible for interface to many different microcontrollers
$\square$ Optional built-in page logic expands the MCU address space by up to 16 times
- Programmable power management with standby current as low as $1 \mu \mathrm{~A}$ for low-voltage version
- CMiser bit—programmable option to reduce AC power consumption in memory
- Turbo Bit (ZPSD only)—programmable bit to reduce AC and DC power consumption in the PADs.

Track Mode that allows other microcontrollers or host processors to share access to the local data bus

Built-in security locks the device and PAD decoding configuration
$\square$ Wide Operating Voltage Range

- V-versions: 2.7 to 5.5 volts
- Others: 4.5 to 5.5 volts

A Available in a variety of packaging (44-pin PLDCC, CLDCC, TQFP, and PQFP)
Simple, menu-driven software (PSDsoft) allows configuration and design entry on a PC.

Use the following table to determine which PSD product will fit your needs. Refer back to this page whenever there is confusion as to which part has what features.

| Part | \# PLD Inputs | $\begin{gathered} \text { EPROM } \\ \text { Size } \end{gathered}$ | SRAM Size | $\begin{gathered} \text { Page } \\ \text { Reg } \end{gathered}$ | Voltage | $\begin{gathered} \text { Turbo } \\ \text { Bit } \end{gathered}$ | Bus Width | Typical <br> Standby <br> Current |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PSD301R PSD311R | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ | $\begin{aligned} & 256 \mathrm{~Kb} \\ & 256 \mathrm{~Kb} \end{aligned}$ |  |  | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} x 8 \text { or } \times 16 \\ \times 8 \end{gathered}$ | $\begin{aligned} & 50 \mu \mathrm{~A} \\ & 50 \mu \mathrm{~A} \end{aligned}$ |
| PSD302R <br> PSD312R | $18$ | $\begin{aligned} & 512 \mathrm{~Kb} \\ & 512 \mathrm{~Kb} \end{aligned}$ |  | $\begin{aligned} & \hline X \\ & X \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \hline x 8 \text { or } \times 16 \\ x 8 \end{gathered}$ | $\begin{aligned} & 50 \mu \mathrm{~A} \\ & 50 \mu \mathrm{~A} \end{aligned}$ |
| PSD303R PSD313R | $\begin{aligned} & 18 \\ & 18 \end{aligned}$ | $\begin{aligned} & 1 \mathrm{Mb} \\ & 1 \mathrm{Mb} \end{aligned}$ |  | $\begin{aligned} & \hline X \\ & x \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \mathrm{x} 8 \mathrm{or} \times 16 \\ \mathrm{x} 8 \end{gathered}$ | $\begin{aligned} & 50 \mu \mathrm{~A} \\ & 50 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \text { ZPSD301R } \\ & \text { ZPSD311R } \end{aligned}$ | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ | $\begin{aligned} & 256 \mathrm{~Kb} \\ & 256 \mathrm{~Kb} \end{aligned}$ |  |  | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline X \\ & x \\ & \hline \end{aligned}$ | $\begin{gathered} x 8 \text { or } \times 16 \\ \times 8 \end{gathered}$ | $\begin{aligned} & 10 \mu \mathrm{~A} \\ & 10 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \text { ZPSD302R } \\ & \text { ZPSD312R } \end{aligned}$ | $\begin{aligned} & 18 \\ & 18 \end{aligned}$ | $\begin{aligned} & 512 \mathrm{~Kb} \\ & 512 \mathrm{~Kb} \end{aligned}$ |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{x} \end{aligned}$ | $\begin{gathered} \mathrm{x} 8 \mathrm{or} \times 16 \\ \times 8 \end{gathered}$ | $\begin{aligned} & 10 \mu \mathrm{~A} \\ & 10 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \text { ZPSD303R } \\ & \text { ZPSD313R } \end{aligned}$ | $\begin{array}{r} 18 \\ 18 \\ \hline \end{array}$ | $\begin{aligned} & 1 \mathrm{Mb} \\ & 1 \mathrm{Mb} \end{aligned}$ |  | $\begin{aligned} & \hline X \\ & X \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \\ & \hline \end{aligned}$ | $\begin{gathered} x 8 \text { or } \times 16 \\ \times 8 \end{gathered}$ | $\begin{aligned} & 10 \mu \mathrm{~A} \\ & 10 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \hline \text { PSD301 } \\ & \text { PSD311 } \end{aligned}$ | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ | $\begin{aligned} & 256 \mathrm{~Kb} \\ & 256 \mathrm{~Kb} \end{aligned}$ | $\begin{aligned} & 16 \mathrm{~Kb} \\ & 16 \mathrm{~Kb} \end{aligned}$ |  | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \mathrm{x} 8 \mathrm{or} \times 16 \\ \times 8 \end{gathered}$ | $\begin{aligned} & 50 \mu \mathrm{~A} \\ & 50 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \hline \text { PSD302 } \\ & \text { PSD312 } \end{aligned}$ | $\begin{aligned} & 18 \\ & 18 \end{aligned}$ | $\begin{aligned} & 512 \mathrm{~Kb} \\ & 512 \mathrm{~Kb} \end{aligned}$ | $\begin{aligned} & 16 \mathrm{~Kb} \\ & 16 \mathrm{~Kb} \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} x 8 \text { or } x 16 \\ \times 8 \end{gathered}$ | $\begin{aligned} & 50 \mu \mathrm{~A} \\ & 50 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \text { PSD303 } \\ & \text { PSD313 } \end{aligned}$ | $\begin{aligned} & 18 \\ & 18 \end{aligned}$ | $\begin{aligned} & 1 \mathrm{Mb} \\ & 1 \mathrm{Mb} \end{aligned}$ | $\begin{aligned} & 16 \mathrm{~Kb} \\ & 16 \mathrm{~Kb} \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} x 8 \text { or } x 16 \\ \times 8 \end{gathered}$ | $\begin{aligned} & 50 \mu \mathrm{~A} \\ & 50 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \hline \text { ZPSD301 } \\ & \text { ZPSD311 } \end{aligned}$ | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ | $\begin{aligned} & 256 \mathrm{~Kb} \\ & 256 \mathrm{~Kb} \end{aligned}$ | $\begin{aligned} & 16 \mathrm{~Kb} \\ & 16 \mathrm{~Kb} \end{aligned}$ |  | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \\ & \hline \end{aligned}$ | $\begin{gathered} x 8 \text { or } x 16 \\ \times 8 \end{gathered}$ | $\begin{aligned} & 10 \mu \mathrm{~A} \\ & 10 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \hline \text { ZPSD302 } \\ & \text { ZPSD312 } \end{aligned}$ | $\begin{aligned} & 18 \\ & 18 \end{aligned}$ | $\begin{aligned} & 512 \mathrm{~Kb} \\ & 512 \mathrm{~Kb} \end{aligned}$ | $\begin{aligned} & 16 \mathrm{~Kb} \\ & 16 \mathrm{~Kb} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{gathered} x 8 \text { or } \times 16 \\ \times 8 \end{gathered}$ | $\begin{aligned} & 10 \mu \mathrm{~A} \\ & 10 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \hline \text { ZPSD303 } \\ & \text { ZPSD313 } \end{aligned}$ | $\begin{aligned} & \hline 18 \\ & 18 \end{aligned}$ | $\begin{aligned} & \hline 1 \mathrm{Mb} \\ & 1 \mathrm{Mb} \end{aligned}$ | $\begin{aligned} & 16 \mathrm{~Kb} \\ & 16 \mathrm{~Kb} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{gathered} \mathrm{x} 8 \mathrm{or} \times 16 \\ \mathrm{x} 8 \end{gathered}$ | $\begin{aligned} & 10 \mu \mathrm{~A} \\ & 10 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \hline \text { ZPSD301V }{ }^{1} \\ & \text { ZPSD3111 }^{1} \end{aligned}$ | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ | $\begin{aligned} & 256 \mathrm{~Kb} \\ & 256 \mathrm{~Kb} \end{aligned}$ | $\begin{aligned} & 16 \mathrm{~Kb} \\ & 16 \mathrm{~Kb} \end{aligned}$ |  | $\begin{aligned} & 2.7 \mathrm{~V} \\ & 2.7 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \end{aligned}$ | $\begin{gathered} \hline x 8 \text { or } \times 16 \\ \times 8 \end{gathered}$ | $\begin{aligned} & 1 \mu \mathrm{~A} \\ & 1 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \hline \text { ZPSD302V }{ }^{1} \\ & \text { ZPSD312 }{ }^{1} \end{aligned}$ | 18 18 | $\begin{aligned} & 512 \mathrm{~Kb} \\ & 512 \mathrm{~Kb} \end{aligned}$ | $\begin{aligned} & 16 \mathrm{~Kb} \\ & 16 \mathrm{~Kb} \end{aligned}$ | X $\times$ | $\begin{aligned} & \hline 2.7 \mathrm{~V} \\ & 2.7 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline X \\ & x \end{aligned}$ | $\begin{gathered} \hline x 8 \text { or } \times 16 \\ x 8 \end{gathered}$ | $\begin{aligned} & 1 \mu \mathrm{~A} \\ & 1 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \hline \text { ZPSD303V } \\ & \text { ZPSD313V }^{1} \end{aligned}$ | 18 18 | $\begin{aligned} & \hline 1 \mathrm{Mb} \\ & 1 \mathrm{Mb} \end{aligned}$ | $\begin{aligned} & 16 \mathrm{~Kb} \\ & 16 \mathrm{~Kb} \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \end{aligned}$ | 2.7 V 2.7 V | $\begin{aligned} & \hline X \\ & X \end{aligned}$ | $\begin{gathered} \mathrm{x} 8 \text { or } \mathrm{x} 16 \\ \mathrm{x} 8 \end{gathered}$ | $\begin{aligned} & 1 \mu \mathrm{~A} \\ & 1 \mu \mathrm{~A} \end{aligned}$ |

NOTES: 1. Low power versions of the ZPSD3XX (ZPSD3XXV) can only accept an active-low level Reset input.
5.0

Partial Listing of Microcontrollers Supported

## 6.0 <br> Applications

Motorola family: 68HC11, 68HC16, M68000/10/20, M68008, M683XX, 68HC05C0
Intel family: 80C31, 80C51, 80C196/198, 80C186/188
$\square$ Philips family: 80C31 and 80C51 based MCUs
$\square$ Zilog: Z8, Z80, Z180
National: HPC16000, HPC46400
$\square$ Echelon/Motorola/Toshiba: NEURON ${ }^{\circledR} 3150^{\text {TM }}$ Chip

Telecommunications:

- Cellular phone
- Digital PBX
- Digital speech
- FAX
- Digital Signal Processing (DSP)
$\square$ Portable Industrial Equipment:
- Industrial control
- Measurement meters
- Data recorders
$\square$ Instrumentation
Medical Instrumentation:
- Hearing aids
- Monitoring equipment
- Diagnostic tools

Computers-notebooks, portable PCs, and palm-top computers:

- Peripheral control (fixed disks, laser printers, etc.)
- Modem Interface
- MCU peripheral interface


## 7.0

 ZPSD BackgroundPortable and battery-powered systems have recently become major embedded control application segments. As a result, the demand for electronic components having extremely low power consumption has increased dramatically. Recognizing this trend, WSI, Inc. developed a new lower power 3XX part, denoted ZPSD3XX. The Z stands for Zero-power because ZPSD products virtually eliminate the DC component of power consumption, reducing it to standby levels. Virtual elimination of the DC component is the basis for the words "Zero-power" in the ZPSD name. ZPSD products also minimize the AC power component when the chip is changing states. The result is a programmable microcontroller peripheral family that replaces discrete circuit components, while drawing less power.

## 7.0

ZPSD
Background
(cont.)

## Integrated Power Management ${ }^{T M}$ Operation

Upon each address or logic input change to the ZPSD, the device powers up from low power standby for a short time. Then the ZPSD consumes only the necessary power to deliver new logic or memory data to its outputs as a response to the input change. After the new outputs are stable, the ZPSD latches them and automatically reverts back to standby mode. The I ICC current flowing during standby mode and during DC operation is identical and is only a few microamperes.

The ZPSD automatically reduces its DC current drain to these low levels and does not require controlling by the CSI (Chip Select Input). Disabling the $\overline{\mathrm{CSI}}$ pin unconditionally forces the ZPSD to standby mode independent of other input transitions.

The only significant power consumption in the ZPSD occurs during AC operation.
The ZPSD contains the first architecture to apply zero power techniques to memory and logic blocks.

Figure 2 compares ZPSD zero power operation to the operation of a discrete solution. A standard microcontroller (MCU) bus cycle usually starts with an ALE (or AS) pulse and the generation of an address. The ZPSD detects the address transition and powers up for a short time. The ZPSD then latches the outputs of the PAD, EPROM and SRAM to the new values. After finishing these operations, the ZPSD shuts off its internal power, entering standby mode. The time taken for the entire cycle is less than the ZPSD's "access time."

The ZPSD will stay in standby mode while its inputs are not changing between bus cycles. In an alternate system implementation using discrete EPROM, SRAM, and other discrete components, the system will consume operating power during the entire bus cycle. This is because the chip select inputs on the memory devices are usually active throughout the entire cycle. The AC power consumption of the ZPSD may be calculated using the composite frequency of the MCU address and control signals, as well as any other logic inputs to the ZPSD.

Figure 2. ZPSD Power Operation vs. Discrete Implementation


部

## Table 2. PSD3XX Pin Descriptions

| Name | Type | Description |
| :---: | :---: | :---: |
| $\frac{\overline{\mathrm{BHE}} /}{\mathrm{PSEN}}$ | 1 | When the data bus is 8 bits: <br> This pin is for 8031 or compatible MCUs that use $\overline{\text { PSEN }}$ to separate program space from data space. In this case, $\overline{\text { PSEN }}$ is used for reads from the EPROM. Note: if your MCU does not output a $\overline{\text { PSEN }}$ signal, pull up this pin to $\mathrm{V}_{\mathrm{CC}}$. <br> When the data bus is 16 bits: <br> This pin is BHE. When low, D8-D15 are read from or written to. Note: in programming mode, this pin is pulsed between $\mathrm{V}_{\mathrm{PP}}$ and 0 V . |
| $\begin{aligned} & \overline{\mathrm{WR}} / \mathrm{V}_{\mathrm{PP}} \\ & \frac{\text { or }}{\mathrm{R} / V_{\mathrm{PP}}} \end{aligned}$ | 1 | The following control signals can be connected to this port, based on your MCU (and the way you configure the PSD in PSDsoft): <br> 1. $\overline{\mathrm{WR}}$-active-low write pulse. <br> 2. $\mathrm{R} / \overline{\mathrm{W}}$-active-high read/active-low write input. <br> Note: in programming mode, this pin must be tied to $\mathrm{V}_{\text {Pp }}$. |
| $\overline{\mathrm{RD}} / \mathrm{E} / \overline{\mathrm{DS}}$ | 1 | The following control signals can be connected to this port, based on your MCU (and the way you configure the PSD in PSDsoft): <br> 1. $\overline{\mathrm{RD}}$-active-low read input. <br> 2. E-E clock input. <br> 3. $\overline{\mathrm{DS}}$-active-low data strobe input (3X2/3X3 devices only) |
| A19/()SI | 1 | The following control signals can be connected to this port: <br> 1. $\overline{\mathrm{CSI}}$ —Active-low chip select input. If your MCU supports a chip select output, and you want the PSD to save power when not selected, use this pin as a chip select input. <br> 2. If you don't wish to use the $\overline{\mathrm{CSI}}$ feature, you may use this pin as an additional input (logic or address) to the PAD. A19 can be latched (with ALE/AS), or a transparent logic input. |
| Reset | 1 | PSD3XX/ZPSD3XX: <br> This pin is user-programmable and can be configured to reset on a high- or low-level input. Reset must be applied for at least 100 ns . <br> ZPSD3XXV: <br> This pin is not configurable, and the chip will only reset on an active-low level input. Reset must be applied for at least 500 ns , and no operations may take place for an additional 500 ns minimum. (See Figure 8.) |
| ALE/AS | 1 | If you use an MCU that has a multiplexed bus: Connect ALE or AS to this pin. The polarity of this pin is configurable. The trailing edge of ALE/AS latches all multiplexed address inputs (and BHE where applicable). <br> If you use an MCU that does not have a multiplexed bus: If your MCU uses ALE/AS, connect the signal to this pin. Otherwise, use this pin for a generic logic input to the PAD. (Non-3X1 devices only.) |
| PAO <br> PA1 <br> PA2 <br> PA3 <br> PA4 <br> PA5 <br> PA6 <br> PA7 | I/O | These pins make up Port A . These port pins are configurable, and can have the following functions: (see Figure 5A and 5B) <br> 1. Track AD7-AD0. This feature repeats the MCU address and data bus on all Port A pins. <br> 2. $\mathrm{MCU} / / \mathrm{O}$-in this mode, the direction of the pin is defined by its direction bit, which resides in the direction register. <br> 3. Latched address output. <br> 4. CMOS or open-drain output. <br> 5. If your MCU is non-multiplexed: data bus input-connect your data bus (D0-7) to these pins. See Figure 3. |

Legend: The Type column abbreviations are: I = input only; $\mathrm{I} / \mathrm{O}=$ input/output; $\mathrm{P}=$ power.

## Table 2. PSD3XX Pin Descriptions (cont.)

| Name | Type | Description |
| :---: | :---: | :---: |
| PB0 <br> PB1 <br> PB2 <br> PB3 <br> PB4 <br> PB5 <br> PB6 <br> PB7 | I/O | These pins make up Port B. These port pins are configurable, and can have the following functions: (see Figure 6) <br> 1. MCU I/O-in this mode, the direction of the pin is defined by its direction bit, which resides in the direction register. <br> 2. Chip select output-each of PBO-3 has four product terms available per pin, while PB4-7 have 2 product terms each. See Figure 4. <br> 3. CMOS or open-drain. <br> 4. If your MCU is non-multiplexed, and the data bus width is 16 bits: data bus input-connect your data bus (D8-D15) to these pins. See Figure 3. |
| $\begin{aligned} & \text { PC0 } \\ & \text { PC1 } \\ & \text { PC2 } \end{aligned}$ | I/O | These pins make up Port C. These port pins are configurable, and can have the following functions (see Figure 7): <br> 1. PAD input-when configured as an input, a bit individually becomes an address or a logic input, depending on your PSDsoft design file. When declared as an address, the bit(s) can be latched with ALE/AS. <br> 2. PAD output-when configured as an output (i.e. there is an equation written for it in your PSDsoft design file), there is one product term available to it. |
| ADO/AO <br> AD1/A1 <br> AD2/A2 <br> AD3/A3 <br> AD4/A4 <br> AD5/A5 <br> AD6/A6 <br> AD7/A7 | I/O | If your MCU is multiplexed: <br> These pins are the multiplexed, low-order address/data byte (ADO-AD7). As inputs, address information is latched by the ALE/AS signal and used internally by the PSD. The pins also serve as MCU data bus inputs or outputs, depending on the MCU control signals ( $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \mathrm{etc}$.$) .$ <br> If your MCU is non-multiplexed: <br> These pins are the low-order address inputs (A0-A7) |
| AD8/A8 <br> AD9/A9 <br> AD10/A10 <br> AD11/A11 <br> AD12/A12 <br> AD13/A13 <br> AD14/A14 <br> AD15/A15 | I/O | If your MCU is multiplexed with a 16 -bit data bus: <br> These pins are the multiplexed, high-order address/data byte (AD8-AD15). As inputs, address information is latched by the ALE/AS signal and used internally the PSD. The pins also serve as MCU data bus inputs or outputs, depending on the MCU control signals ( $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}$, etc.). <br> If your MCU is non-multiplexed or has a 8-bit data bus: These pins are the high-order address inputs (A8-A15). |
| GND | P | Ground Pin |
| $\mathrm{V}_{\mathrm{Cc}}$ | P | Supply voltage input. |

Legend: The Type column abbreviations are: I = input only; $\mathrm{I} / \mathrm{O}=$ input/output; $\mathrm{P}=$ power.

## 8.0 <br> Operating Modes (MCU Configurations)

The PSD3XX's four operating modes enable it to interface directly to most 8- and 16-bit microcontrollers with multiplexed and non-multiplexed address/data busses. The 16-bit modes are not available to some devices; see Table 1. The following are the four operating modes available:

- Multiplexed 8-bit address/data bus
- Multiplexed 16-bit address/data bus
] Non-multiplexed 8-bit data bus
] Non-multiplexed 16-bit data bus
Please read the section below that corresponds to your type of MCU. Then check the appropriate Figure $(3 A / 3 B / 3 C / 3 D)$ to determine your pin connections. Table 3 lists the Port connections in tabular form.


## Multiplexed 8-bit address/data bus (Figure 3A)

This mode is used to interface to microcontrollers with a multiplexed 8 -bit data bus. Since the low-order address and data are multiplexed together, your MCU will output an ALE or AS signal. The PSD3XX contains a transparent latch to demultiplex the address/data lines internally. All you have to do is connect the ALE/AS signal and select 8 -bit multiplexed bus mode in PSDsoft. If your MCU outputs more than 16 bits of address, and you wish to connect them to the PSD, connect A16-A18 to Port C and A19 to A19/CSI, where applicable.

## Multiplexed 16-bit address/data bus (Figure 3B)

This mode is used to interface to microcontrollers with a multiplexed 16-bit data bus. Since the low address bytes and data are multiplexed together, your MCU will output an ALE or AS signal. The PSD3XX contains a transparent latch to demultiplex the address/data lines internally. All you have to do is connect the ALE/AS signal and select 8 -bit multiplexed bus mode in PSDsoft. If your MCU outputs more than 16 bits of address, and you wish to connect them to the PSD, connect A16-A18 to Port C and A19 to A19/CSI, where applicable.

## Non-multiplexed 8-bit data bus (Figure 3C)

This mode is used to interface to microcontrollers with a non-multiplexed 8-bit data bus. Connect the MCU's address bus to AD0/A0-AD15/A15 on the PSD. Connect the data bus signals of your MCU to Port A of the PSD. If your MCU outputs more than 16 bits of address, and you wish to connect them to the PSD, connect A16-A18 to Port C and A19 to A19/CSI, where applicable.

## Non-multiplexed 16-bit data bus (Figure 3D)

This mode is used to interface to microcontrollers with a non-multiplexed 16-bit data bus. Connect the MCU's address bus to AD0/A0-AD15/A15 on the PSD. Connect the low byte data bus signals of your MCU to Port A, and the high byte data output of your MCU to Port B of the PSD. If your MCU outputs more than 16 bits of address, and you wish to connect them to the PSD, connect A16-A18 to Port C and A19 to A19/CSI, where applicable.

For users with multiplexed MCUs that have data multiplexed on address lines other than A0-A7 note: You can still use the PSD3XX, but you will have to connect your data to Port A (and Port B where required), as shown in Figure 3C or 3D. That is, you will be connecting it as if you were using a non-multiplexed MCU. In this case, you must connect the ALE/AS signal so that the address will still be properly latched. This option is not available on the 3X1 versions.

## 8.0

Operating Modes （MCU Configurations）
（cont．）
Figure 3A．Connecting a PSD3XX to an 8－Bit Multiplexed－Bus MCU


Figure 3B．Connecting a PSD3XX to a 16－Bit Multiplexed－Bus MCU


Figure 3C．Connecting a PSD3XX to an 8－Bit Non－Multiplexed－Bus MCU


Figure 3D．Connecting a PSD3XX to a 16－Bit Non－Multiplexed－Bus MCU


NOTES： $1 . \overline{\mathrm{DS}}$ is a valid input on $3 \times 2 / 3 \times 3$ and devices only．
2．Connect A16－A18 to Port C if your MCU outputs more than 16 bits of address．

## 8.0 <br> Operating Modes (MCU Configurations) (cont.)

Table 3. Bus and Port Configuration Options

|  |  |  |
| :--- | :--- | :--- |
| Multiplexed Address/Data |  | Non-Multiplexed Address/Data |
| 8-bit Data Bus | I/O or low-order address <br> lines or Low-order multiplexed <br> address/data byte | D0-D7 data bus byte |
| Port B | I/O and/or $\overline{\text { CS0-CS7 }}$ | I/O and/or $\overline{\text { CS0-CS7 }}$ |
| AD0/A0-AD7/A7 | Low-order multiplexed <br> address/data byte | Low-order address bus byte |
| AD8/A8-AD15/A15 | High-order address <br> bus byte | High-order address bus byte |
| 16-bit Data Bus |  |  |
| Port A | I/O or low-order address <br> lines or low-order multiplexed <br> address/data byte | Low-order data bus byte |
| Port B | I/O and/or CS0-CS7 | High-order data bus byte |
| AD0/A0-AD7/A7 | Low-order multiplexed <br> address/data byte | Low-order address bus byte |
| AD8/A8-AD15/A15 | High-order multiplexed <br> address/data byte | High-order address bus byte |

## 9.0

Programmable Address
Decoder (PAD)

The PSD3XX contains two programmable arrays, referred to as PAD A and PAD B (Figure 4). PAD A is used to generate chip select signals derived from the input address to the internal EPROM blocks, SRAM, I/O ports, and Track Mode signals.

PAD B outputs to Ports B and C for off-chip usage. PAD B can also be used to extend the decoding to select external devices or as a random logic replacement.

PAD A and PAD B receive the same inputs. The PAD logic is configured by PSDsoft based on the designer's input. The PAD's non-volatile configuration is stored in a re-programmable CMOS EPROM. Windowed packages are available for erasure by the user. See Table 4 for a list of PAD A and PAD B functions.

Figure 4. PAD Description


NOTES: 1. $\overline{\mathrm{CSI}}$ is a power-down signal. When high, the PAD is in stand-by mode and all its outputs become non-active. See Tables 12 and 13.
2. RESET deselects all PAD output signals. See Tables 10 and 11.
3. A18, A17, and A16 are internally multiplexed with $\overline{C S 10}, \overline{\mathrm{CS} 9}$, and $\overline{\mathrm{CS} 8}$, respectively. Either A18 or $\overline{\mathrm{CS} 10}, \mathrm{~A} 17$ or $\overline{\mathrm{CS} 9}$, and A 16 or $\overline{\mathrm{CS} 8}$ can be routed to the external pins of Port C. Port C pins can be configured as either input or output, individually.
4. $\mathrm{P}_{0}-\mathrm{P}_{3}$ are not included on $3 \times 1$ devices.
5. $\overline{\mathrm{DS}}$ is not available on 3 X 1 devices.

## Table 4. PSD3XX PAD A and PAD B Functions

| Function |  |
| :---: | :---: |
| PAD A and PAD B Inputs |  |
| A19/ESI | When the PSD is configured to use $\overline{\mathrm{CSI}}$ and while $\overline{\mathrm{CSI}}$ is a logic 1 , the PAD deselects all of its outputs and enters a power-down mode (see Tables 12 and 13). When the PSD is configured to use A19, this signal is another input to the PAD. |
| A16-A18 | These are general purpose inputs from Port C. See Figure 4, Note 3. |
| A11-A15 | These are address inputs. |
| P0-P3 | These are inputs from the page register (not available on 3X1 versions). |
| $\overline{\mathrm{RD}} / \mathrm{E} / \overline{\mathrm{DS}}$ | This is the read pulse or strobe input. ( $\overline{\mathrm{DS}}$ not available on 3X1 versions). |
| $\bar{W}$ or R/W | This is the write pulse or $\mathrm{R} / \overline{\mathrm{W}}$ select signal. |
| ALE/AS | This is the ALE or AS input to the chip. Use to demultiplex address and data. |
| RESET | This deselects all outputs from the PAD; it can not be used in product term equations. See Tables 10 and 11. |
| PAD A Outputs |  |
| ES0-ES7 | These are internal chip-selects to the 8 EPROM banks. Each bank can be located on any boundary that is a function of one product term of the PAD address inputs. |
| RS0 | This is an internal chip-select to the SRAM. Its base address location is a function of one term of the PAD address inputs. |
| CSIOPORT | This internal chip-select selects the I/O ports. It can be placed on any boundary that is a function of one product term of the PAD inputs. See Tables 5A and 5B. |
| CSADIN | This internal chip-select, when Port A is configured as a low-order address/data bus in the track mode controls the input direction of Port A. CSADIN is gated externally to the PAD by the internal read signal. When CSADIN and a read operation are active, data presented on Port A flows out of AD0/A0-AD7/A7. This chip-select can be placed on any boundary that is a function of one product term of the PAD inputs. See Figure 5B. |
| CSADOUT1 | This internal chip-select, when Port A is configured as a low-order address/data bus in track mode, controls the output direction of Port A. CSADOUT1 is gated externally to the PAD by the ALE signal. When CSADOUT1 and the ALE signal are active, the address presented on ADO/A0-AD7/A7 flows out of Port A. This chip-select can be placed on any boundary that is a function of one product term of the PAD inputs. See Figure 5B. |
| CSADOUT2 | This internal chip-select, when Port A is configured as a low-order address/data bus in the track mode, controls the output direction of Port A. CSADOUT2 must include the write-cycle control signals as part of its product term. When CSADOUT2 is active, the data presented on ADO/A0-AD7/A7 flows out of Port A. This chip-select can be placed on any boundary that is a function of one product term of the PAD inputs. See Figure 5B. |
| PAD B Outputs |  |
| CS0-CS3 | These chip-select outputs can be routed through Port B. Each of them is a function of up to four product terms of the PAD inputs. |
| CS4-CS7 | These chip-select outputs can be routed through Port B. Each of them is a function of up to two product terms of the PAD inputs. |
| CS8-CS10 | These chip-select outputs can be routed through Port C. See Figure 4, Note 3. Each of them is a function of one product term of the PAD inputs. |

The PSD3XX has three I/O ports (Ports A, B, and C) that are configurable at the bit level. This permits great flexibility and a high degree of customization for specific applications. The next section describes the control registers for the ports. Following that are sections that describe each port. Figures 5 through 7 show the structure of Ports A through C, respectively.

Note: any unused input should be connected directly to ground or pulled up to $\mathrm{V}_{\mathrm{CC}}$ (using a $10 \mathrm{~K} \Omega$ to $100 \mathrm{~K} \Omega$ resistor).

### 10.1 CSIOPORT Registers

Control of the ports is primarily handled through the CSIOPORT registers. There are 24 bytes in the address space, starting at the base address labeled CSIOPORT. Since the PSD3XX uses internal address lines A15-A8 for decoding, the CSIOPORT space will occupy 2 Kbytes of memory, on a 2 Kbyte boundary. This resolution can be improved to reduce wasted address space by connecting lower order address lines (A7 and below) to Port C. Using this method, resolution down to 256 Kbytes may be achieved. The CSIOPORT space must be defined in your PSDsoft design file. The following tables list the registers located in the CSIOPORT space.

## 16-Bit Users Note

When referring to Table 5B, realize that Ports $A$ and $B$ are still accessible on a byte basis.
Note: When accessing Port B on a 16-bit data bus, BHE must be low.

Table 5A. CSIOPORT Registers for 8-Bit Data Busses

| Register Name | Offset (in hex) <br> from CSIOPORT <br> Base Address | Type of <br> Access <br> Allowed |
| :--- | :---: | :---: |
| Port A Pin Register | +2 | Read |
| Port A Direction Register | +4 | Read/Write |
| Port A Data Register | +6 | Read/Write |
| Port B Pin Register | +3 | Read |
| Port B Direction Register | +5 | Read/Write |
| Port B Data Register | +7 | Read/Write |
| Power Management Register (Note 1) | +10 | Read/Write |
| Page Register | +18 | Read/Write |

NOTE: 1. ZPSD only.

Table 5B. CSIOPORT Registers for 16-Bit Data Busses

| Register Name | Offset (in hex) <br> from CSIOPORT <br> Base Address | Type of <br> Access <br> Allowed |
| :--- | :---: | :---: |
| Port A/B Pin Register | +2 | Read |
| Port A/B Direction Register | +4 | Read/Write |
| Port A/B Data Register | +6 | Read/Write |
| Power Management Register (Note 1) | +10 | Read/Write |
| Page Register | +18 | Read/Write |

NOTE: 1. ZPSD only.

### 10.2 Port A (PAO-PA7)

The control registers of Port A are located in CSIOPORT space; see Table 5.

### 10.2.1 Port A (PAO-PA7) in Multiplexed Address/Data Mode

Each pin of Port A can be individually configured. The following table summarizes what the control registers (in CSIOPORT space) for Port A do:

| Register Name | 0 Value | 1 Value | Default <br> Value <br> (Note 1) |
| :--- | :---: | :---: | :---: |
| Port A Pin Register | Sampled logic level <br> at pin $=$ '0' | Sampled logic level <br> at pin $=$ '1' | X |
| Port A Direction Register | Pin is configured <br> as input | Pin is configured <br> as output | 0 |
| Port A Data Register | Data in DFF $=$ '0' | Data in DFF $=$ '1' | 0 |

NOTE: 1. Default value is the value after reset.

## MCU I/O Mode

The default configuration of Port A is MCU I/O. In this mode, every pin can be set (at runtime) as an input or output by writing to the respective pin's direction flip-flop (DIR FF, Figure 5 A). As an output, the pin level can be controlled by writing to the respective pin's data flip-flop (DFF, Figure 5A). The Pin Register can be read to determine logic level of the pin. The contents of the Pin Register indicate the true state of the PSD driving the pin through the DFF or an external source driving the pin. Pins can be configured as CMOS or open-drain using WSI's PSDsoft software. Open-drain pins require external pull-up resistors.

## Latched Address Output Mode

Alternatively, any bit(s) of Port A can be configured to output low-order demultiplexed address bus bit. The address is provided by the internal PSD address latch, which latches the address on the trailing edge of ALE/AS. Port A then outputs the desired demultiplexed address bits. This feature can eliminate the need for an external latch (for example: 74LS373) if you have devices that require low-order latched address bits. Although any pin of Port A may output an address signal, the pin is position-dependent. In other words, pin PA0 of Port A may only pass A0, PA1 only A1, and so on.

## Track Mode

Track Mode sets the entire port to track the signals on AD0/AO-AD7/A7, depending on specific address ranges defined by the PAD's CSADIN, CSADOUT1, and CSADOUT2 signals. This feature lets the user interface the microcontroller to shared external resources without requiring external buffers and decoders. In Track Mode, Port A effectively operates as a bi-directional buffer, allowing external MCUs or host processors to access the local data bus. Keep the following information in mind when setting up Track Mode:
$\square$ The direction is controlled by:

- ALE/AS
- $\overline{\mathrm{RD}} / \mathrm{E}$ or $\overline{\mathrm{RD}} / \mathrm{E} / \overline{\mathrm{DS}}$ ( $\overline{\mathrm{DS}}$ on non-3X1 devices only)
- $\overline{\mathrm{WR}}$ or R/W
- PAD outputs CSADOUT1, CSADOUT2, and CSADIN defined in PSDsoft design.
. When CSADOUT1 and ALE/AS are true, the address on AD0/A0-AD7/A7 is output on Port A. Note: carefully check the generation of CSADOUT1 to ensure that it is stable during the ALE/AS pulse.
When CSADOUT2 is active and a write operation is performed, the data on the ADO/A0-AD7/A7 input pins flows out through Port A.
$\square$ When CSADIN is active and a read operation is performed, the data on Port A flows out through the AD0/A0-AD7/A7 pins.
- Port A is tri-stated when none of the above conditions exist.


## 10.0

I/O Port Functions (cont.)
10.2.2 Port A (PAO-PA7) in Non-Multiplexed Address/Data Mode

In this mode, Port A becomes the low-order data bus byte of the chip. When reading an internal location, data is presented on Port A pins to the MCU. When writing to an internal location, data present on Port A pins from the MCU is written to the desired location.

Figure 5A. Port A Pin Structure


NOTE: 1. CMOS/OD determines whether the output is open drain or CMOS.
Figure 5B. Port A Track Mode


NOTE: 1. The expression for CSADOUT2 must include the following write operation cycle signals: For CRRWR $=0$, CSADOUT2 must include $\overline{W R}=0$.
For CRRWR $=1$, CSADOUT2 must include $\mathrm{E}=1$ and $\mathrm{R} / \overline{\mathrm{W}}=0$.

## 10.

I/O Port Functions
(cont.)

### 10.3 Port B (PB0-PB7)

The control registers of Port B are located in CSIOPORT space; see Table 5A and 5B.

### 10.3.1 Port B (PBO-PB7) in Multiplexed Address/Data Mode

Each pin of Port B can be individually configured. The following table summarizes what the control registers (in CSIOPORT space) for Port B do:

| Register Name | 0 Value | 1 Value | Default Value (Note 1) |
| :---: | :---: | :---: | :---: |
| Port B Pin Register | Sampled logic level at pin = ' 0 ' | Sampled logic level at pin = ' 1 ' | X |
| Port B Direction Register | Pin is configured as input | Pin is configured as output | 0 |
| Port B Data Register | Data in DFF = '0' | Data in DFF = ' 1 ' | 0 |

NOTE: 1. Default value is the value after reset.

## MCU I/O Mode

The default configuration of Port B is MCU I/O. In this mode, every pin can be set (at run-time) as an input or output by writing to the respective pin's direction flip-flop (DIR FF, Figure 6). As an output, the pin level can be controlled by writing to the respective pin's data flip-flop (DFF, Figure 6). The Pin Register can be read to determine logic level of the pin. The contents of the Pin Register indicate the true state of the PSD driving the pin through the DFF or an external source driving the pin. Pins can be configured as CMOS or open-drain using WSI's PSDsoft software. Open-drain pins require external pull-up resistors.

## Chip Select Output

Alternatively, each bit of Port B can be configured to provide a chip-select output signal from PAD B. PB0-PB7 can provide CS0-CS7, respectively. The functionality of these pins is not limited to chip selects only; they can be used for generic combinatorial logic as well. Each of the CS0-CS3 signals is comprised of four product terms, and each of the CS4-CS7 signals is comprised of two product terms.
10.

I/O Port Functions (cont.)
10.3.2 Port B (PBO-PB7) in 16-bit Multiplexed Address/Data Mode

In this mode, Port B becomes the low-order data bus byte to the MCU chip. When reading an internal high-order location, data is presented on Port B pins to the MCU. When writing to an internal high-order location, data present on Port B pins from the MCU is written to the desired location.

Figure 6. Port B Pin Structure


NOTE: 1. CMOS/OD determines whether the output is open drain or CMOS.
10.

I/O Port Functions (cont.)

### 10.4 Port C (PCO-PC2)

Each pin of Port C (Figure 7) can be configured as an input to PAD A and PAD B, or as an output from PAD B. As inputs, the pins are referenced as A16-A18. Although the pins are given this reference, they can be used for any address or logic input. [For example, A8-A10 could be connected to those pins to improve the resolution (boundaries) of CS0-CS7 to 256 bytes.] How they are defined in the PSDsoft design file determines:

- Whether they are address or logic inputs
- Whether the input is transparent or latched by the trailing edge of ALE/AS.


## Notes:

1) If the inputs are addresses, they are routed to PAD A and PAD B, and can be used in any or all PAD equations.
2) A logic input is routed to PAD B and can be used for Boolean equations that are implemented in any or all of the CS0-CS10 PAD B outputs.

Alternately, PC0-PC2 can become CS8-CS10 outputs, respectively, providing the user with more external chip-select PAD outputs. Each of the signals ( $\overline{\mathrm{CS}}-\mathrm{CS} 10$ ) is comprised of one product term.

Figure 7. Port C (PCO-PC2) Pin Structure


NOTES: 1. Port C pins can be individually configured as inputs or outputs, but not both. Pins can be individually configured as address or logic and latched or transparent, except for the 3X1 devices, which must be set to all address or all logic.
2. PSDsoft sets this configuration prior to run-time based on your PSDsoft design file.

### 10.5 ALE/AS Input Pin

The ALE/AS pin may be used as a generic logic input signal to the PADs if a non-multiplexed MCU configuration is chosen in PSDsoft.

The following sections explain the various memory blocks and memory options within the PSD3XX.

### 11.1 EPROM

For all of the PSD3XX devices, the EPROM is built using Zero-power technology. This means that the EPROM powers up only when the address changes. It consumes power for the necessary time to latch data on its outputs. After this, it powers down and remains in Standby Mode until the next address change. This happens automatically, and the designer has to do nothing special.
The EPROM is divided into eight equal-sized banks. Each bank can be placed in any address location by programming the PAD. Bank0-Bank7 are selected by PAD A outputs ES0-ES7, respectively. There is one product term for each bank select (ESi).

Refer to Table 1 to see the size of the EPROM for each PSD device.

### 11.2 SRAM (Optional)

Like the EPROM, the optional SRAM in the PSD3XX devices is built using Zero-power technology.

All PSD3XX parts which do not have an R suffix contain 2 Kbytes of SRAM (Table 1). The SRAM is selected by the RSO output of the PAD. There is one product term dedicated to RSO.

If your design requires a SRAM larger than $2 \mathrm{~K} \times 8$, then use one of the RAMless ( R versions) of the 3XX devices with an external SRAM. The external SRAM can be addressed trhough Port A and all require logic will be taken care of by the PSD3XXR.

### 11.3 Page Register (Optional)

All PSD3XX parts, except 3X1devices, have a four-bit page register. Thus the effective address space of your MCU can be enlarged by a factor of 16. Each bit of the Page Register can be individually read or written. The Page Register is located in CSIOPORT space (at offset 18h); see Table 5. The Page Register is connected to the lowest nibble of the data bus (D3-D0). The outputs of the Page Register, P3-P0, are connected to PAD A, and therefor can be used in any chip select (internal or external) equations. The contents of the page register are reset to zero at power-up and after any chip-level reset.

### 11.4 Programming and Erasure

Programming the device can be done using the following methods:

- WSI's main programmer-PSDpro-which is accessible through a parallel port.
- WSI's programmer used specifically with the PSD3XX—PEP300.
- WSI's discontinued programmer-Magic Pro.
- A 3rd party programmer, such as Data I/O.

Information for programming the device is available directly from WSI. Please contact your local sales representative. Also, check our web site (waferscale.com) for information related to 3rd party programmers.

Upon delivery from WSI, or after each erasure (using windowed part), the PSD3XX device has all bits in PAD and EPROM in the HI state (logic 1). The configuration bits are in the LO state (logic 0).

To clear all locations of their programmed contents (assuming you have a windowed version), expose the windowed device to an Ultra-Violet (UV) light source. A dosage of 30 W second $/ \mathrm{cm}^{2}$ is required for PSD3XX devices, and 40 W second $/ \mathrm{cm}^{2}$ for low-voltage (V suffix) devices. This dosage can be obtained with exposure to a wavelength of $2537 \AA$ and intensity of $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ for 40 to 45 minutes for the PSD3XX and 55 to 60 minutes for the low-voltage (V suffix) devices. The device should be approximately 1 inch ( 2.54 cm ) from the source, and all filters should be removed from the UV light source prior to erasure.

The PSD3XX devices will erase with light sources having wavelengths shorter than $4000 \AA$. However, the erasure times will be much longer than when using the recommended $2537 \AA$ wavelength. Note: exposure to sunlight will eventually erase the device. If used in such an environment, the package window should be covered with an opaque substance.

Consult your MCU data sheet to determine which control signals your MCU generates, and how they operate. This section is intended to show which control signals should be connected to what pins on the PSD3XX. You will then use PSDsoft to configure the PSD3XX, based on the combination of control signals that your MCU outputs, for example $\overline{R D}, \mathrm{WR}$, and $\overline{\text { PSEN. }}$

The PSD3XX is compatible with the following control signals:

- ALE or AS (polarity is programmable)
- $\overline{\mathrm{WR}}$ or R/W
- $\overline{\mathrm{RD}} / \mathrm{E}$ or $\overline{\mathrm{RD}} / \mathrm{E} / \overline{\mathrm{DS}}$ ( $\overline{\mathrm{DS}}$ for non-3X1 devices only)
- $\overline{\text { BHE }}$ or PSEN
- A19/CSI
- RESET (polarity is programmable except on low voltage versions with the V suffix).


### 12.1 ALE or AS

Connect the ALE or AS signal from your MCU to this pin where applicable, and program the polarity using PSDsoft. The trailing edge (when the signal goes inactive) of ALE or AS latches the address on any pins that have an address input. If you are using a non-multiplexed-bus MCU that does not output an ALE or AS signal, this pin can be used for a generic input to the PAD. Note: if your data is multiplexed with address lines other than A0-A7, connect your address pins to AD0/AO-AD15/A15, and connect your data to Port A (and Port B where applicable), and connect the ALE/AS signal to this pin.

## 12.2 $\overline{W R}$ or $R / \bar{W}$

Your MCU should output a stand-alone write signal (WR) or a multiplexed read/write signal (R/W). In either case, the signal should be connected to this pin.

## $12.3 \overline{R D} / E / \overline{D S}$ ( $\overline{D S}$ option not available on 3X1 devices)

Your MCU should output any one of RD, E (clock), or DS. In any case, connect the appropriate signal to this pin.

## $12.4 \overline{B H E}$ or $\overline{\text { PSEN }}$

If your MCU does not output either of these signals, tie this pin to Vcc (through a series resistor), and skip to the next signal.

If you use an 8 -bit 8031 compatible MCU that outputs a separate signal when accessing program space, such as PSEN, connect it to this pin. You would then use PSDsoft to configure the EPROM in the PSD3XX to respond to PSEN only or PSEN and RD. If you have an 8031 compatible MCU, refer to the "Program/Data Space and the 8031" section for further information.

If you are using a 16 -bit MCU, connect the $\overline{\mathrm{BHE}}$ (or similar signal) output to this pin. BHE enables accessing of the upper byte of the data bus. See Table 6 for information on how this signal is used in conjunction with the A0 address line.

Table 6. Truth Table for $\overline{B H E}$ and Address Bit AO (16-bit MCUs only)

| $\overline{B H E}$ | $\boldsymbol{A}_{\boldsymbol{O}}$ | Operation |
| :---: | :---: | :--- |
| 0 | 0 | Whole Word |
| 0 | 1 | Upper Byte From/To Odd Address |
| 1 | 0 | Lower Byte From/To Even Address |
| 1 | 1 | None |

12.0

Control Signals (cont.)

### 12.5 A19/CSI

This pin is configured using PSDsoft to be either a chip select for the entire PSD device or an additional PAD input. If your MCU can generate a chip-select signal, and you wish to save power, use the PSD chip select feature. Otherwise, use this pin as an address or logic input.

When configured as CSI (active-low PSD chip select): a low on this pin keeps the PSD in normal operation. However, when a high is detected on the pin, the PSD enters Power-down Mode. See Tables 7A and 7B for information on signal states during Power-down Mode. See section 16 for details about the reduction of power consumption.

When configured as A19, the pin can be used as an additional input to the PADs. It can be used for address or logic. It can also be ALE/AS dependent or a transparent input, which is determined by your PSDsoft design file. In A19 mode, the PSD is always enabled.

Table 7A. Signal States During Power-Down Mode

| Port | Configuration Mode(s) | State |
| :---: | :--- | :---: |
| AD0-A0/AD15/A15 | All | Input (Hi-Z) |
| Port Pins PA0-PA7 | MCU I/O | Unchanged |
|  | Tracking AD0/A0-AD7/A7 | Input (Hi-Z) |
|  | Latched Address Out | Logic 1 |
| Port Pins PB0-PB7 | MCU I/O | Unchanged |
|  | Chip Select Outputs, CS0-CS7, CMOS | Logic 1 |
|  | Chip Select Outputs, CS0-CS7, Open Drain | Hi-Z |
| Port Pins PC0-PC2 | Address or Logic Inputs, A16-A18 | Input (Hi-Z) |
|  | Chip Select Outputs, CS8-CS10, CMOS only | Logic 1 |

Table 7B. Internal States During Power-down

| Component | Internal Signal | Internal Signal State <br> During Power-Down |
| :--- | :--- | :---: |
| PAD A and PAD B | CS0-CS10 | Logic 1 (inactive) |
|  | CSADIN, CSADOUT1, <br> CSADOUT2, CSIOPORT, <br> ES0-ES7, RS0 | Logic 0 (inactive) |
| All registers in CSIOPORT  <br> address space, including:  <br> $\checkmark$ Direction <br> $\checkmark$ Data | N/A |  |
| $\checkmark$ | Page |  |
| $\checkmark$ | PMR (turbo bit, ZPSD only) |  |
| All unchanged |  |  |

NOTE: $\mathrm{N} / \mathrm{A}=$ Not Applicable

## 12.0 <br> Control Signals <br> (cont.)

### 12.6 Reset Input

This is an asynchronous input to initialize the PSD device.
Refer to tables 8A and 8B for information on device status during and after reset.
The standard-voltage PSD3XX and ZPSD3XX (non-V) devices require a reset input that is asserted for at least 100 nsec . The PSD will be functional immediately after reset is de-asserted. For these standard-voltage devices, the polarity of the reset input signal is programmable using PSDsoft (active-high or active-low), to match the functionality of your MCU reset.

Note: It is not recommended to drive the reset input of the MCU and the reset input of the PSD with a simple RC circuit between power on ground. The input threshold of the MCU and the PSD devices may differ, causing the devices to enter and exit reset at different times because of slow ramping of the signal. This may result in the PSD not being operational when accessed by the MCU. It is recommended to drive both devices actively. A supervisory device or a gate with hysteresis is recommended.

For low-voltage ZPSD3XXV devices only, the reset input must be asserted for at least 500 nsec . The ZPSD3XXV will not be functional for an additional 500 nsec after reset is de-asserted (see Figure 8). These low voltage ZPSD3XXV devices must use an active-low polarity signal for reset. Unlike the standard PSDs, the reset polarity for the ZPSD3XXV is not programmable. If your MCU operates with an active high reset, you must invert this signal before driving the ZPSD3XXV reset input.

You must design your system to ensure that the PSD comes out of reset and the PSD is active before the MCU makes its first access to PSD memory. Depending on the characteristics and speed of your MCU, a delay between the PSD reset and the MCU reset may be needed.

Table 8A. External PSD Signal States During and Just After Reset

| Port | Configured Mode of Operation |  | Signal State During Reset | Signal State Just After Reset (Note 1) |
| :---: | :---: | :---: | :---: | :---: |
| ADO/AO- <br> AD15/A15 | All |  | Input (Hi-Z) | MCU address and/or data |
| Port Pins PA0-PA7 | MCU I/O |  | Input (Hi-Z) | Input (Hi-Z) |
|  | $\begin{aligned} & \text { Tracking } \\ & \text { AD0/A0-AD7/A7 } \end{aligned}$ |  | Input (Hi-Z) | Active Track Mode |
|  | Latched Address Out | $\begin{aligned} & \hline \text { PSD3XX, } \\ & \text { ZPSD3XX } \end{aligned}$ | Logic 0 | MCU address |
|  |  | ZPSD3XXV | Hi-Z | MCU address |
|  | MCU I/O |  | Input (Hi-Z | Input (Hi-Z) |
|  | Chip Select Outputs, | $\begin{aligned} & \hline \text { PSD3XX, } \\ & \text { ZPSD3XX } \end{aligned}$ | Logic 1 | Per CS equations |
|  |  | ZPSD3XXV | Hi-Z | Per CS equations |
|  | Chip Select Outputs, | $\begin{aligned} & \hline \text { PSD3XX, } \\ & \text { ZPSD3XX } \end{aligned}$ | Hi-Z | Per CS equations |
|  |  | ZPSD3XXV | Hi-Z | Per CS equations |
|  | Address or Logic Inputs | A16-A18 | Input (Hi-Z) | Input (Hi-Z) |
| Port Pins PC0-PC2 | Chip Select Outputs, | $\begin{aligned} & \hline \text { PSD3XX, } \\ & \text { ZPSD3XX } \end{aligned}$ | Logic 1 | Per CS equations |
|  |  | ZPSD3XXV | Hi-Z | Per CS equations |

NOTE: 1. Signal is valid immediately after reset for PSD3XX and ZPSD3XX devices. ZPSD3XXV devices need an additional 500 nsec after reset before signal is valid.
12.0 Control Signals （cont．）

Table 8B．Internal PSD Signal States During and Just After Reset

| Component | Internal Signal | Internal Signal State During Reset | Internal Signal State During Power－Down |
| :---: | :---: | :---: | :---: |
|  | CS0－CS10 | Logic 1 （inactive） | Per CS Equations |
| PAD A and PAD B | CSADIN， CSADOUT1， CSADOUT2， CSIOPORT， ES0－ES7，RS0 | Logic 0 （inactive） | Per equations for each internal signal |
| All registers in CSIOPORT address space，including： <br> $\checkmark$ Direction <br> $\checkmark$ Data <br> $\checkmark$ Page <br> $\checkmark$ PMR（turbo bit， ZPSD3XX only） | N／A | Logic 0 in all bit of all registers | Logic 0 until changed by MCU |

NOTE：N／A＝Not Applicable

Figure 8．The Reset Cycle（ $\overline{\text { RESET }}$ ）（ZPSD3XXV Versions）
$\square$
13.0

Program/Data Space and the 8031

This section only applies to users who have an 8031 or compatible MCU that outputs a signal such as PSEN when accessing program space. If this applies to you, be aware of the following:

The PSD3XX can be configured using PSDsoft such that the EPROM is either 1) accessed by PSEN only (Figure 10); or 2) accessed by PSEN or RD (Figure 9). The default is PSEN only unless changed in PSDsoft.
. The SRAM and I/O Ports (including CSIOPORT) can not be placed in program space only. By default, they are in data space only (Figure 10). However, the SRAM may be placed in Program and Data Space, as shown in Figure 9.

Figure 9. Combined Address Space

*Not available on "R" versions.

Figure 10. 8031-Compatible Separate Code and Data Address Spaces

14.0

In Figure 11, the PSD3XX is configured to interface with Intel's 80C31, which is a 16-bit address/8-bit data bus microcontroller. Its data bus is multiplexed with the low-order address byte. The 80C31 uses signals RD to read from data memory and PSEN to read from code memory. It uses WR to write into the data memory. It also uses active high reset and ALE signals. The rest of the configuration bits, as well as the unconnected signals, are application specific, and thus, user dependent.

Figure 11. PSD3XX Interface With Intel's $80 C 31$

14.0

System Applications (cont.)

In Figure 12, the PSD3XX is configured to interface with Motorola's 68HC11, which is a 16 -bit address/8-bit data bus microcontroller. Its data bus is multiplexed with the low-order address byte. The 68 HC 11 uses E and $\mathrm{R} / \overline{\mathrm{W}}$ signals to derive the read and write strobes. It uses the Address Strobe (AS) for the address latch pulse. RESET is an active-low signal. The rest of the configuration bits, as well as the unconnected signals, are specific, and thus, user dependent.

Figure 12. PSD3XX Interface With Motorola's 68HC11


[^0]14.0

System Applications (cont.)

In Figure 13, the PSD3XX is configured to work directly with Intel's 80C196KB microcontroller, which is a 16 -bit address/16-bit data bus processor. The Address and data lines multiplexed. The PSD3XX is configured to use PC0, PC1, PC2, and A19/CSI as logic inputs. These signals are independent of the ALE pulse (latch-transparent). They are used as four general-purpose inputs that take part in the PAD equations.

Port A is configured to work in Track Mode, in which (for certain conditions) PA0-PA7 tracks lines AD0/A0-AD7/A7. Port B is configured to generate CS0-CS7. In this example, PB2 serves as a WAIT signal that slows down the 80C196KB during the access of external peripherals. These 8 -bit wide peripherals are connected to the shared bus of Port A. The WAIT signal also drives the buswidth input of the microcontroller, so that every external peripheral cycle becomes an 8-bit data bus cycle. PB3 and PB4 are open-drain output signals; thus, they are pulled up externally.

Figure 13. PSD3XX Interface With Intel's 80C196KB


## 15.0 Security Mode

Security Mode in the PSD3XX locks the contents of PAD A, PAD B, and all the configuration bits. The EPROM, optional SRAM, and I/O contents can be accessed only through the PAD. The Security Mode must be set by PSDsoft prior to run-time. The Security Bit can only be erased on the UV parts using a full-chip erase. If Security Mode is enabled, the contents of the PSD3XX can not be uploaded (copied) on a device programmer.

16.0 Power Management

PSDs from all PSD3XX families use Zero-power memory techniques that place memory into Standby Mode between MCU accesses. The memory becomes active briefly after an address transition, then delivers new data to the outputs, latches the outputs, and returns to Standby. This is done automatically and the designer has to do nothing special to benefit from this feature.

In addition to the benefits of Zero-power memory technology, there are ways to gain additional savings. The following factors determine how much current the entire PSD device uses:

- Use of CSI (Chip Select Input)
- Setting of the CMiser bit
- Setting of the Turbo Bit (ZPSD only)
- The number of product terms used in the PAD
- The composite frequency of the input signals to the PAD
- The loading on I/O pins.

The total current consumption for the PSD is calculated by summing the currents from memory, PAD logic, and I/O pins, based on your design parameters and the power management options used.

## 16.1 $\overline{\text { CSI Input }}$

Driving the $\overline{\mathrm{CSI}}$ pin inactive (logic 1) disables the inputs of the PSD and forces the entire PSD to enter Power-down Mode, independent of any transition on the MCU bus (address and control) or other PSD inputs. During this time, the PSD device draws only standby current (micro-amps). Alternately, driving a logic 0 on the $\overline{\mathrm{CSI}}$ pin returns the PSD to normal operation. See Tables 7A and 7B for information on signal states during Power-down Mode.

The CSI pin feature is available only if enabled in the PSDsoft Configuration utility.

### 16.2 CMiser bit

In addition to power savings resulting from the Zero-power technology used in the memory, the CMiser feature saves even more power under certain conditions. Savings are significant when the PSD is configured for an 8-bit data path because the CMiser feature turns off half of the array when memory is being accessed (the memory is divided internally into odd and even arrays). See the DC characteristics table for current usage related to the CMiser bit.

You should keep the following in mind when using this bit:

- Setting of this bit is accomplished with PSDsoft at the design stage, prior to run-time.
- Memory access times are extended by 10 nsec for standard voltage (non-V) devices, and 20 nsec for low voltage $(\mathrm{V})$ devices.
- EPROM access: although CMiser offers significant power savings in 8-bit mode $(\sim 50 \%)$, CMiser contributes no additional power savings when the PSD is configured for 16-bits.
- SRAM access: CMiser reduces power consumption of PSDs configured for either 8-bit or 16-bit operation.


## 16.

Power Management (cont.)

### 16.3 Turbo Bit (ZPSD only)

The turbo bit is controlled by the MCU at run-time and is accessed through bit zero of the Power Management Register (PMR). The PMR is located in CSIOPORT space at offset 10 h .

## Power Management Register (PMR)

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $*$ | $*$ | $*$ | $*$ | $*$ | $*$ | $*$ | Turbo bit |
| $1=$ OFF | $1=$ OFF | $1=$ OFF | $1=$ OFF | $1=$ OFF | $1=$ OFF | $1=$ OFF | $1=$ OFF |

*Future Configuration bits are reserved and should be set to one when writing to this register.
The default value at reset of all bits in the PMR is logic 0 , which means the Turbo feature is enabled. The PAD logic (PAD A and PAD B) of the PSD will operate at full speed and full power. When the Turbo Bit is set to logic 1 , the Turbo feature is disabled. When disabled, the PAD logic will draw only standby current (micro-amps) while no PAD inputs change. Whenever there is a transition on any PAD input (including MCU address and control signals), the PAD logic will power up and will generate new outputs, latch those outputs, then go back to Standby Mode. Keep in mind that the signal propagation delay through the PAD logic increases by 10 nsec for non-V devices, and 20 nsec for $V$ devices while in non-turbo mode. Use of the Turbo Bit does not affect the operation or power consumption of memory.
Tremendous power savings are possible by setting the Turbo Bit and going into non-turbo mode. This essentially reduces the DC power consumption of the PAD logic to zero. It also reduces the AC power consumption of PAD logic when the composite frequency of all PAD inputs change at a rate less than 40 MHz for non- V devices, and less than 20 MHz for V devices. Use Figures 14 and 15 to calculate AC and DC current usage in the PAD with the Turbo Bit on and off. You will need to know the number of product terms that are used in your design and you will have to calculate the composite frequency of all signals entering the PAD logic.

### 16.4 Number of Product Terms in the PAD Logic

The number of product terms used in your design relates directly to how much current the PADs will draw. Therefore, minimizing this number will be in your best interest if power is a concern for you. Basically, the amount of product terms your design will use is based on the following (see Figure 4):

- Each of the EPROM block selects, ESO-ES7 uses one product term (for a total of 8).
- The CSIOPORT select uses one product term.
- If your part has SRAM (non-R versions), the SRAM select RSO uses one product term.
- The Track Mode control signals (CSADIN, CSADOUT1, and CSADOUT2) each use one product term if you use these signals.
- Port B, pins PB0-PB3 are allocated four product terms each if used as outputs.
- Port B, pins PB4-PB7 are allocated two product terms each if used as outputs.
- Port C, pins PC0-PC2 are allocated one product term each if used as outputs.

Given the above product term allocation, keep the following points in mind when calculating the total number of product terms your design will require:

1) The EPROM block selects, CSIOPORT select, and SRAM select will use a product term whether you use these blocks or not. This means you start out with 10 product terms, and go up from there.
2) For Port B, if you use a pin as an output and your logic equation requires only one product term, you still have to include all the available product terms for that pin for power consumption, even though only one product term is specified. For example, if the output equation for pin PB0 uses just one product term, you will have to count PB0 as contributing four product terms to the overall count. With this in mind, you should use Port C for the outputs that only require one product term and PB4-7 for outputs that require two product terms. Use pins PB0-3 if you need outputs requiring more than two product terms or you have run out of outputs.
3) The following PSD functions do not consume product terms: MCU I/O mode, Latched Address Output, and PAD inputs (logic or address).

## 16.0 <br> Power Management (cont.)

### 16.5 Composite Frequency of the Input Signals to the PAD Logic

The composite frequency of the input signals to the PADs is calculated by considering all transitions on any PAD input signal (including the MCU address and control inputs). Once you have calculated the composite frequency and know the number of product terms used, you can determine the total AC current consumption of the PAD by using Figure 14 or Figure 15. From the figures, notice that the DC component ( $f=0 \mathrm{MHz}$ ) of PAD current is essentially zero when the turbo feature is disabled, and that the AC component increases as frequency increases.

When the turbo feature is disabled, the PAD logic can achieve low power consumption by becoming active briefly, only when inputs change. For standard voltage (non-V) devices, the PAD logic will stay active for 25 nsec after it detects a transition on any input. If there are more transitions on any PAD input within the 25 nsec period, these transitions will not add to power consumption because the PAD logic is already active. This effect helps reduce the overall composite frequency value. In other words, narrowly spaced groups of transitions on input signals may count as just one transition when estimating the composite frequency.

Note that the "knee" frequency in Figure 14 is 40 MHz , which means that the PAD will consume less power only if the composite frequency of all PAD inputs is less than 40 MHz . When the composite frequency is above 40 MHz , the PAD logic never gets a chance to shut down (inputs are spaced less than 25 nsec ) and no power savings can be achieved. Figure 15 is for low-voltage devices in which the "knee" frequency is 20 MHz .

Take the following steps to calculate the composite frequency:

1) Determine your highest frequency input for either PAD A or PAD B.
2) Calculate the period of this input and use this period as a basis for determining the composite frequency.
3) Examine the remaining PAD input signals within this base period to determine the number of distinct transitions.
4) Signal transitions that are spaced further than 25 nsec apart count as a distinct transition ( 50 nsec for low-voltage $V$ devices). Signal transitions spaced closer than 25 nsec count as the same transition.
5) Count up the number of distinct transitions and divide that into the value of the base period.
6) The result is the period of the composite frequency. Divide into one to get the composite frequency value.

Unfortunately, this procedure is complicated and usually not deterministic since different inputs may be changing in various cycles. Therefore, we recommend you think of the situation that has the most activity on the inputs to the PLD and use this to calculate the composite frequency. Then you will have a number that represents your best estimate at the worst case scenario.

Since this is a complicated process, the following example should help.

## Example Composite Frequency Calculation

Suppose you had the following circuit:


All the inputs shown, except $\overline{\mathrm{CSI}}$, go to the PAD logic. These signals must be taken into consideration when calculating the composite frequency. Before we make the calculation, let's establish the following conditions:

- The input with the highest frequency is ALE, which is 2 MHz . So our base period is 500 nsec for this example.
- Only the address information from the multiplexed signals ADO-AD7 reach the PAD logic because of the internal address latch. Signal transitions from data on ADO-AD7 do not reach the PADs.
- The three inputs (Int, Sel, or Rdy) change state very infrequently relative to the 80C31 bus signals.

Now, lets assume the following is a snapshot in time of all the input signals during a typical 80 C 31 bus cycle. We'll use a code fetch as an example since that happens most often.


The calculation of the composite frequency is as follows:

- There are four distinct transitions (first four dotted lines) within the base period of 500 nsec. These first four transitions all count toward the final composite frequency.
- The transition at (1) in the diagram does not count as a distinct transition because it is within 25 nsec of a neighboring transition (use 50 nsec for a ZPSD3XXV device).
- Transition (2) above does not add to the composite frequency because only the internally latched address signals reach the PADs, the data signal transitions do not.
- The transition at (3) just happens to appear in this snapshot, but its frequency is so low that it is not a significant contributor to the overall composite frequency, and will not be used.
- Divide the 500 nsec base period by the four (distinct transitions), yielding 125 nsec. $1 / 125 \mathrm{nsec}=8 \mathrm{MHz}$.
- Use 8 MHz as the composite frequency of PAD inputs when calculating current consumption. (See the next section for a sample current calculation.)


### 16.6 Loading on I/O pins

A final consideration when calculating the current usage for the entire PSD device is the loading on I/O pins. All specifications for PSD current consumption in this document assume zero current flowing through PSD I/O pins (including ADIO). I/O current is dictated by the individual design implementation, and must be calculated by the designer. Be aware that $\mathrm{I} / \mathrm{O}$ current is a function of loading on the pins and the frequency at which the signals toggle.
17.

Calculating Power

Once you have read the "Power Management" section, you should be able to calculate power. The following is a sample power calculation:

| Conditions |  |
| :--- | :--- |
| Part Used | $=\mathrm{ZPSD3XX}\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}\right)$ |
| MCU ALE Clock Frequency | $=2.0 \mathrm{MHz}$ |
| Composite ZPLD Input Frequency | $=8.0 \mathrm{MHz}$ (see example in above section) |
| \% EPROM Access | $=80 \%$ |
| \% SRAM Access | $=15 \%$ |
| \% I/O access | $=5 \%$ |
| \%Time CSI is high (standby mode) | $=90 \%$ |
| \%Time CSI is low (normal operation mode) | $=10 \%$ |
| \# Product terms used (see previous section) | $=13(13 / 40=33 \%)$ |
| Turbo bit | $=\mathrm{OFF}$ (Turbo Mode disabled) |
| CMiser bit | $=\mathrm{ON}$ |
| MCU Bus Configuration | $=8$-bit multiplexed bus mode |

## Calculation (Based on Typical AC and DC Currents)

$I_{\text {CC }}$ total $=$ Istandby $\times \%$ time CSI is high $+\left[I_{C C}(A C)+I_{C C}(D C)\right] \times \%$ time CSI is low.
$=$ Istandby $\mathrm{x} \%$ time CSI is high +
[\% EPROM Access x $0.8 \mathrm{~mA} / \mathrm{MHz} \times$ Freq. of ALE
$+\%$ SRAM x $1.4 \mathrm{~mA} / \mathrm{MHz} \times$ Freq of ALE

+ ZPLD AC current (Figure 14: 13 PTs, 8 MHz, Non-Turbo)]
$x$ \% time CSI is low
$=10 \mu \mathrm{~A} \times 0.9+(0.8 \times 0.8 \mathrm{~mA} / \mathrm{MHz} \times 2 \mathrm{MHz}+0.15 \times 1.4 \mathrm{~mA} / \mathrm{MHz} \times 2 \mathrm{MHz}$ $+5.0 \mathrm{~mA}) \times 0.1$
$=9.0 \mu \mathrm{~A}+(1.28 \mathrm{~mA}+0.42 \mathrm{~mA}+5.0 \mathrm{~mA}) \times 0.1$
$=679 \mu \mathrm{~A}$, based on the system operating in standby $90 \%$ of the time

[^1]17.0

Calculating Power (cont.)

Figure 14. Typical $I_{C C}$ vs. Frequency for the $\operatorname{PAD}\left(V_{C C}=5 \mathrm{~V}\right)$


Figure 15. Typical $I_{C C}$ vs. Frequency $\left(V_{C C}=3 \mathrm{~V}\right)$


Figure 16. $I_{O L}$ vs. $V_{O L}(5 \mathrm{~V} \pm 10 \%)$


Figure 17. Normalized $I_{C C}\left(D C\right.$ vs. $\left.V_{C C}\right)\left(V_{C C}=3.0 \mathrm{~V}\right)$


Figure 18. Normalized $I_{C C}(A C)\left(\mathrm{V}_{C C}=3.0 \mathrm{~V}\right)$


Figure 19. Normalized Access Time (T6) (VCC $=3.0 \mathrm{~V})$


## 18.0

Specifications

### 18.1 Absolute Maximum Ratings ${ }^{1}$

| Symbol | Parameter | Condition | Min | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | CERDIP | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
|  |  | PLASTIC | -65 | +125 | ${ }^{\circ} \mathrm{C}$ |
|  | Voltage on any Pin | With Respect to GND | -0.6 | +7 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Programming <br> Supply Voltage | With Respect to GND | -0.6 | +14 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | With Respect to GND | -0.6 | +7 | V |
|  | ESD Protection |  | $>2000$ |  | V |

NOTE: 1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods of time may affect device reliability.

### 18.2 Operating Range

| Range | Temperature | $V_{c \boldsymbol{c}}$ | $V_{c c}$ Tolerance |
| :--- | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $+3 \mathrm{~V}^{1},+5 \mathrm{~V}$ | $\pm 10 \%$ |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $+3 \mathrm{~V}^{1},+5 \mathrm{~V}$ | $\pm 10 \%$ |

NOTES: 1.3 V version available for ZPSD3XXV devices only.

### 18.3 Recommended Operating Conditions

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | ZPSD Versions, All Speeds | 4.5 | 5 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | ZPSD V Versions Only, <br> All Speeds | 2.7 | 3.0 | 5.5 | V |

### 18.4 Pin Capacitance ${ }^{1}$

| Symbol | Parameter | Conditions | Typical $^{2}$ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Capacitance (for input pins only) | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 4 | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Capacitance (for input/output pins) | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ | 8 | 12 | pF |
| $\mathrm{C}_{\mathrm{VPP}}$ | Capacitance (for $\overline{\mathrm{WR}} / \mathrm{V}_{\mathrm{PP}}$ or $\mathrm{R} / \overline{\mathrm{W}} / \mathrm{V}_{\mathrm{PP}}$ ) | $\mathrm{V}_{\mathrm{PP}}=0 \mathrm{~V}$ | 18 | 25 | pF |

NOTES: 1. This parameter is only sampled and is not $100 \%$ tested.
2. Typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and nominal supply voltages.
18.5 AC/DC Characteristics - PSD3XX/ZPSD3XX (All 5 V devices)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | All Speeds | 4.5 | 5 | 5.5 | V |
| $\mathrm{V}_{\text {IH }}$ | High-Level Input Voltage | $4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}>5.5 \mathrm{~V}$ | 2 |  | $\mathrm{V}_{\mathrm{CC}+.1}$ | V |
| $V_{\text {IL }}$ | Low-Level Input Voltage | $4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}>5.5 \mathrm{~V}$ | -0.5 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-20 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 4.4 | 4.49 |  | V |
|  |  | $\mathrm{l}_{\mathrm{OH}}=-2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 2.4 | 3.9 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage (See Figure 16) | $\mathrm{I}_{\mathrm{OL}}=20 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 0.01 | 0.1 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 0.15 | 0.45 | V |
| $\begin{aligned} & I_{\mathrm{SB}} \\ & \text { (Notes 1,4) } \end{aligned}$ | ZPSD3XX <br> Standby Supply Current |  |  | 10 | 20 | $\mu \mathrm{A}$ |
|  | PSD3XX <br> Standby Supply Current |  |  | 50 | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\text {SS }}<\mathrm{V}_{\text {IN }}>\mathrm{V}_{\text {CC }}$ | -1 | $\pm .1$ | 1 | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | . $45<\mathrm{V}_{\text {IN }}>\mathrm{V}_{\text {CC }}$ | -10 | $\pm 5$ | 10 | $\mu \mathrm{A}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{CC}}(\mathrm{DC}) \\ & (\text { Note 3) } \end{aligned}$ | ZPSD3XX <br> Operating Suppy Current | ZPLD Turbo Mode $=$ Off, $\mathrm{f}=0 \mathrm{MHz}$ | See $\mathrm{I}_{\text {SB }}$ |  |  | $\mu \mathrm{A}$ |
|  |  | ZPLD Turbo Mode $=$ On, $\mathrm{f}=0 \mathrm{MHz}$ |  | 0.5 | 1 | mA/PT |
|  |  | EPROM, $\mathrm{f}=0 \mathrm{MHz}$ |  | 0 | 0 | $\mu \mathrm{A}$ |
|  |  | SRAM, $\mathrm{f}=0 \mathrm{MHz}$ |  | 0 | 0 | $\mu \mathrm{A}$ |
|  | PSD3XX <br> Operating Supply Current | PLD, $\mathrm{f}=0 \mathrm{MHz}$ |  | 0.5 | 1 | mA/PT |
|  |  | EPROM, $\mathrm{f}=0 \mathrm{MHz}$ |  | 0 | 0 | $\mu \mathrm{A}$ |
|  |  | SRAM, $\mathrm{f}=0 \mathrm{MHz}$ |  | 0 | 0 | $\mu \mathrm{A}$ |
| $I_{C C}(A C)$ (Note 3) | ZPLD AC Base |  |  | See <br> Fig. 14 | 1.0 | mA/MHz |
|  | EPROM Access AC Adder | CMiser = On and 8-Bit Bus Mode |  | 0.8 | 2.0 | mA/MHz |
|  |  | All Other Cases (Note 5) |  | 1.8 | 4.0 | mA/MHz |
|  | SRAM Access AC Adder | CMiser = On and 8-Bit Bus Mode |  | 1.4 | 2.7 | mA/MHz |
|  |  | CMiser = On and 16-Bit Bus Mode |  | 2 | 4 | mA/MHz |
|  |  | CMiser = Off |  | 3.8 | 7.5 | mA/MHz |

NOTES: 1. CMOS inputs: $G N D \pm 0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}} \pm 0.3 \mathrm{~V}$.
2. TTL inputs: $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}} \geq 2.0 \mathrm{~V}$.
3. $\mathrm{I}_{\text {OUT }}=0 \mathrm{~mA}$.
4. $\overline{\mathrm{CSI} / \mathrm{A} 19}$ is high and the part is in a power-down configuration mode.
5. All other cases include CMiser $=$ On and 16 -bit bus mode and CMiser $=$ Off and 8 - or 16 -bit bus mode.
18.6 AC/DC DC Characteristics - ZPSD3XXV (3 V devices only)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | All Speeds | 2.7 | 3 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-Level Input Voltage | $2.7 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}>5.5 \mathrm{~V}$ | . 7 V CC |  | $\mathrm{V}_{\mathrm{CC}}+.5$ | V |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage | $2.7 \mathrm{~V}<\mathrm{V}_{\text {CC }}>5.5 \mathrm{~V}$ | -0.5 |  | . 3 V CC | V |
| $\mathrm{V}_{\text {OH }}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-20 \mu \mathrm{~A}, \mathrm{~V}_{\text {CC }}=2.7 \mathrm{~V}$ | 2.6 | 2.69 |  | V |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | 2.3 | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\text {OL }}=20 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | 0.01 | 0.1 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | 0.15 | 0.45 | V |
| $I_{S B}$ (Notes 1,4) | Standby Supply Current | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}$ |  | 1 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | -1 | $\pm .1$ | 1 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ or GND | -1 | . 1 | 1 | $\mu \mathrm{A}$ |
| $I_{C C}$ (DC) <br> (Note 3) | Operating Supply Current | $\begin{aligned} & \text { ZPLD Turbo Mode = Off, } \\ & \mathrm{f}=0 \mathrm{MHz}, \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \end{aligned}$ | See ISB |  |  | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { ZPLD Turbo Mode = On, } \\ & \mathrm{f}=0 \mathrm{MHz}, \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \end{aligned}$ |  | 0.17 | 0.35 | mA/PT |
|  |  | $\begin{aligned} & \mathrm{EPROM}, \mathrm{f}=0 \mathrm{MHz}, \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \end{aligned}$ |  | 0 | 0 | $\mu \mathrm{A}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{CC}}(\mathrm{AC}) \\ & (\text { Note 3) } \end{aligned}$ | ZPLD AC Base | See Figure $15\left(\mathrm{~V}_{\text {CC }}=3.0 \mathrm{~V}\right)$ |  | See Fig. 15 | 0.5 | mZ/MHz |
|  | EPROM Access AC Adder | $\begin{aligned} & \text { CMiser }=\text { On and 8-Bit Bus } \\ & \text { Mode }\left(\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right) \end{aligned}$ |  | 0.4 | 1 | mA/MHz |
|  |  | All Other Cases (Note 5) $\left(\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right)$ |  | 0.9 | 1.7 | mA/MHz |
|  | SRAM Access AC Adder | $\begin{aligned} & \text { CMiser }=\text { On and 8-Bit Bus } \\ & \text { Mode }\left(\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right) \end{aligned}$ |  | 0.7 | 1.4 | mA/MHz |
|  |  | $\begin{aligned} & \text { CMiser = On and 16-Bit Bus } \\ & \text { Mode }\left(\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right) \end{aligned}$ |  | 1 | 2 | mA/MHz |
|  |  | CMiser $=$ Off ( $\left.\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right)$ |  | 1.9 | 3.8 | mA/MHz |

NOTES: 1. CMOS inputs: $G N D \pm 0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}} \pm 0.3 \mathrm{~V}$.
2. TTL inputs: $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}} \geq 2.0 \mathrm{~V}$.
3. $\mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}$.
4. $\overline{\mathrm{CSI} / \mathrm{A} 19}$ is high and the part is in a power-down configuration mode.
5. All other cases include CMiser $=$ On and 16 -bit bus mode and CMiser $=$ Off and 8 - or 16 -bit bus mode.
18.7 Timing Parameters - PSD3XX/ZPSD3XX (All 5 V devices)

| Symbol | Parameter | -70 |  | -90* |  | -15 |  | CMiser On = Add | Turbo Off = Add | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max |  |  |  |
| T1 | ALE or AS Pulse Width | 18 |  | 20 |  | 40 |  | 0 | 0 | ns |
| T2 | Address Set-up Time | 5 |  | 5 |  | 12 |  | 0 | 0 | ns |
| T3 | Address Hold Time | 7 |  | 8 |  | 10 |  | 0 | 0 | ns |
| T4 | Leading Edge of Read to Data Active | 0 |  | 0 |  | 0 |  | 0 | 0 | ns |
| T5 | ALE Valid to Data Valid |  | 80 |  | 100 |  | 160 | 10 | 0 | ns |
| T6 | Address Valid to Data Valid |  | 70 |  | 90 |  | 150 | 10 | 0 | ns |
| T7 | $\overline{\mathrm{CSI}}$ Active to Data Valid |  | 80 |  | 100 |  | 160 | 10 | 0 | ns |
| T8 | Leading Edge of Read to Data Valid |  | 20 |  | 32 |  | 55 | 0 | 0 | ns |
| T8A | Leading Edge of Read to Data Valid in 8031-Based Architecture Operating with $\overline{\mathrm{PSEN}}$ and $\overline{\mathrm{RD}}$ in Separate Mode |  | 32 |  | 32 |  | 55 | 0 | 0 | ns |
| T9 | Read Data Hold Time | 0 |  | 0 |  | 0 |  | 0 | 0 | ns |
| T10 | Trailing Edge of Read to Data High-Z |  | 20 |  | 32 |  | 35 | 0 | 0 | ns |
| T11 | Trailing Edge of ALE or AS to Leading Edge of Write | 0 |  | 0 |  | 0 |  | 0 | 0 | ns |
| T12 | $\overline{\mathrm{RD}}, \mathrm{E}, \overline{\mathrm{PSEN}}$, or $\overline{\mathrm{DS}}$ Pulse Width | 35 |  | 40 |  | 60 |  | 0 | 0 | ns |
| T12A | $\overline{\text { WR Pulse Width }}$ | 18 |  | 20 |  | 35 |  | 0 | 0 | ns |
| T13 | Trailing Edge of Write or Read to Leading Edge of ALE or AS | 5 |  | 5 |  | 5 |  | 0 | 0 | ns |
| T14 | Address Valid to Trailing Edge of Write | 70 |  | 90 |  | 150 |  | 0 | 0 | ns |
| T15 | $\overline{\text { CSI }}$ Active to Trailing Edge of Write | 80 |  | 100 |  | 160 |  | 0 | 0 | ns |
| T16 | Write Data Set-up Time | 18 |  | 20 |  | 30 |  | 0 | 0 | ns |
| T17 | Write Data Hold Time | 5 |  | 5 |  | 10 |  | 0 | 0 | ns |
| T18 | Port to Data Out Valid Propagation Delay |  | 25 |  | 30 |  | 35 | 0 | 0 | ns |
| T19 | Port Input Hold Time | 0 |  | 0 |  | 0 |  | 0 | 0 | ns |
| T20 | Trailing Edge of Write to Port Output Valid |  | 30 |  | 40 |  | 50 | 0 | 0 | ns |
| T21 | $\mathrm{ADi}^{1}$ or Control to $\overline{\mathrm{CSO}}^{2}$ Valid | 6 | 20 | 6 | 25 | 6 | 35 | 0 | 10 | ns |
| T22 | $\mathrm{ADi}^{1}$ or Control to $\overline{\mathrm{CSO}}^{2}$ Invalid | 5 | 20 | 5 | 25 | 4 | 35 | 0 | 10 | ns |

[^2]18.7 Timing Parameters - PSD3XX/ZPSD3XX (All 5 V devices) (cont.)

| Symbol | Parameter | -70 |  | -90* |  | -15 |  | CMiser On = Add | Turbo Off = Add | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max |  |  |  |
| T23 | Track Mode Address Propagation Delay: CSADOUT1 Already True |  | 22 |  | 22 |  | 28 | 0 | 0 | ns |
|  | Latched Address Outputs, Port A |  | 22 |  | 22 |  | 28 | 0 | 0 |  |
| T23A | Track Mode Address Propagation Delay: CSADOUT1 Becomes True During ALE or AS |  | 33 |  | 33 |  | 50 | 0 | 10 | ns |
| T24 | Track Mode Trailing Edge of ALE or AS to Address High-Z |  | 30 |  | 32 |  | 35 | 0 | 0 | ns |
| T25 | Track Mode Read Propagation Delay |  | 27 |  | 29 |  | 35 | 0 | 0 | ns |
| T26 | Track Mode Read Hold Time | 5 | 29 | 11 | 29 | 11 | 29 | 0 | 0 | ns |
| T27 | Track Mode Write Cycle, Data Propagation Delay |  | 18 |  | 20 |  | 30 | 0 | 0 | ns |
| T28 | Track Mode Write Cycle, Write to Data Propagation Delay | 6 | 30 | 8 | 30 | 9 | 40 | 0 | 10 | ns |
| T29 | Hold Time of Port A Valid During Write $\overline{\mathrm{CSO}}{ }^{2}$ Trailing Edge | 2 |  | 2 |  | 2 |  | 0 | 0 | ns |
| T30 | $\overline{\mathrm{CSI}}$ Active to $\overline{\mathrm{CSO}}^{2}$ Active | 8 | 37 | 9 | 40 | 9 | 50 | 0 | 0 | ns |
| T31 | $\overline{\mathrm{CSI}}$ Inactive to $\overline{\mathrm{CSO}}^{2}$ Inactive | 8 | 37 | 9 | 40 | 9 | 50 | 0 | 0 | ns |
| T32 | Direct PAD Input ${ }^{3}$ as Hold Time | 0 |  | 10 |  | 12 |  | 0 | 0 | ns |
| T33 | $\mathrm{R} / \overline{\mathrm{W}}$ Active to E or $\overline{\text { DS }}$ Start | 18 |  | 20 |  | 30 |  | 0 | 0 | ns |
| T34 | E or $\overline{\text { DS }}$ End to R/W | 18 |  | 20 |  | 30 |  | 0 | 0 | ns |
| T35 | AS Inactive to E high | 0 |  | 0 |  | 0 |  | 0 | 0 | ns |
| T36 | Address to Leading Edge of Write | 18 |  | 20 |  | 25 |  | 0 | 0 | ns |

NOTES: 1. $A D i=$ any address line.
2. $\overline{\mathrm{CSOi}}=$ any of the chip-select output signals coming through Port $\mathrm{B}(\overline{\mathrm{CSO}}-\overline{\mathrm{CS} 7})$ or through Port $\mathrm{C}(\overline{\mathrm{CS} 8}-\overline{\mathrm{CS} 10})$.
3. Direct PAD input = any of the following direct PAD input lines: $\overline{\mathrm{CSI}} / \mathrm{A} 19$ as transparent $\mathrm{A} 19, \overline{\mathrm{RD}} / \mathrm{E} / \overline{\mathrm{DS}}, \overline{\mathrm{WR}}$ or $R / \bar{W}$, transparent PC0-PC2, ALE (or AS).
4. Control signals $\overline{\mathrm{RD}} / \mathrm{E} / \overline{\mathrm{DS}}$ or $\overline{\mathrm{WR}}$ or $\mathrm{R} / \overline{\mathrm{W}}$.
*-90 speed available only on Industrial Temperature versions.
18.8 Timing Parameters - ZPSD3XXV (3 V devices only)

| Symbol | Parameter | -15* |  | -20 |  | -25 |  | CMiser $\mathrm{On}=$ Add | Turbo Off = Add | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max |  |  |  |
| T1 | ALE or AS Pulse Width | 40 |  | 50 |  | 60 |  | 0 | 0 | ns |
| T2 | Address Set-up Time | 12 |  | 15 |  | 20 |  | 0 | 0 | ns |
| T3 | Address Hold Time | 10 |  | 15 |  | 20 |  | 0 | 0 | ns |
| T4 | Leading Edge of Read to Data Active | 0 |  | 0 |  | 0 |  | 0 | 0 | ns |
| T5 | ALE Valid to Data Valid |  | 170 |  | 200 |  | 250 | 20 | 0 | ns |
| T6 | Address Valid to Data Valid |  | 150 |  | 200 |  | 250 | 20 | 0 | ns |
| T7 | $\overline{\mathrm{CSI}}$ Active to Data Valid |  | 160 |  | 200 |  | 250 | 20 | 0 | ns |
| T8 | Leading Edge of Read to Data Valid |  | 45 |  | 50 |  | 60 | 0 | 0 | ns |
| T8A | Leading Edge of Read to Data Valid in 8031-Based Architecture Operating with $\overline{\mathrm{PSEN}}$ and $\overline{\mathrm{RD}}$ in Separate Mode |  | 65 |  | 70 |  | 80 | 0 | 0 | ns |
| T9 | Read Data Hold Time | 0 |  | 0 |  | 0 |  | 0 | 0 | ns |
| T10 | Trailing Edge of Read to Data High-Z |  | 45 |  | 50 |  | 55 | 0 | 0 | ns |
| T11 | Trailing Edge of ALE or AS to Leading Edge of Write | 0 |  | 0 |  | 0 |  | 0 | 0 | ns |
| T12 | $\overline{\mathrm{RD}}, \mathrm{E}, \overline{\text { PSEN }}$, or $\overline{\mathrm{DS}}$ Pulse Width | 60 |  | 75 |  | 85 |  | 0 | 0 | ns |
| T12A | $\overline{\text { WR Pulse Width }}$ | 35 |  | 45 |  | 55 |  | 0 | 0 | ns |
| T13 | Trailing Edge of Write or Read to Leading Edge of ALE or AS | 5 |  | 5 |  | 5 |  | 0 | 0 | ns |
| T14 | Address Valid to Trailing Edge of Write | 150 |  | 200 |  | 250 |  | 0 | 0 | ns |
| T15 | $\overline{\text { CSI }}$ Active to Trailing Edge of Write | 160 |  | 200 |  | 250 |  | 0 | 0 | ns |
| T16 | Write Data Set-up Time | 30 |  | 40 |  | 50 |  | 0 | 0 | ns |
| T17 | Write Data Hold Time | 10 |  | 12 |  | 15 |  | 0 | 0 | ns |
| T18 | Port to Data Out Valid Propagation Delay |  | 45 |  | 50 |  | 60 | 0 | 0 | ns |
| T19 | Port Input Hold Time | 0 |  | 0 |  | 0 |  | 0 | 0 | ns |
| T20 | Trailing Edge of Write to Port Output Valid |  | 50 |  | 60 |  | 70 | 0 | 0 | ns |
| T21 | $\mathrm{ADi}^{1}$ or Control to $\overline{\mathrm{CSO}}^{2}$ Valid | 6 | 50 | 5 | 55 | 5 | 60 | 0 | 20 | ns |
| T22 | $\mathrm{ADi}^{1}$ or Control to $\overline{\mathrm{CSOi}}^{2}$ Invalid | 4 | 50 | 4 | 55 | 4 | 60 | 0 | 20 | ns |

[^3]18.8 Timing Parameters - ZPSD3XXV (3 V devices only) (cont.)

| Symbol | Parameter | -15* |  | -20 |  | -25 |  | $\begin{gathered} \text { CMiser } \\ \text { On }= \\ \text { Add } \end{gathered}$ | Turbo Off = Add | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max |  |  |  |
| T23 | Track Mode Address Propagation Delay: CSADOUT1 Already True |  | 50 |  | 60 |  | 60 | 0 | 0 | ns |
|  | Latched Address Outputs, Port A |  | 50 |  | 60 |  | 60 | 0 | 0 |  |
| T23A | Track Mode Address Propagation Delay: CSADOUT1 Becomes True During ALE or AS |  | 70 |  | 80 |  | 90 | 0 | 20 | ns |
| T24 | Track Mode Trailing Edge of ALE or AS to Address High-Z |  | 50 |  | 60 |  | 60 | 0 | 0 | ns |
| T25 | Track Mode Read Propagation Delay |  | 45 |  | 55 |  | 60 | 0 | 0 | ns |
| T26 | Track Mode Read Hold Time | 10 | 70 | 10 | 70 | 10 | 70 | 0 | 0 | ns |
| T27 | Track Mode Write Cycle, Data Propagation Delay |  | 45 |  | 55 |  | 60 | 0 | 0 | ns |
| T28 | Track Mode Write Cycle, Write to Data Propagation Delay | 8 | 65 | 8 | 75 | 8 | 80 | 0 | 20 | ns |
| T29 | Hold Time of Port A Valid During Write $\overline{\mathrm{CSO}}^{2}$ Trailing Edge | 2 |  | 3 |  | 3 |  | 0 | 0 | ns |
| T30 | $\overline{\mathrm{CSI}}$ Active to $\overline{\mathrm{CSO}}^{2}$ Active | 9 | 70 | 9 | 80 | 9 | 90 | 0 | 0 | ns |
| T31 | $\overline{\mathrm{CSI}}$ Inactive to $\overline{\mathrm{CSO}}^{2}$ Inactive | 9 | 70 | 9 | 80 | 9 | 90 | 0 | 0 | ns |
| T32 | Direct PAD Input ${ }^{3}$ as Hold Time | 0 |  | 0 |  | 0 |  | 0 | 0 | ns |
| T33 | R/W Active to E or $\overline{\mathrm{DS}}$ Start | 30 |  | 40 |  | 50 |  | 0 | 0 | ns |
| T34 | E or $\overline{\text { SS }}$ End to R/W | 30 |  | 40 |  | 50 |  | 0 | 0 | ns |
| T35 | AS Inactive to E high | 0 |  | 0 |  | 0 |  | 0 | 0 | ns |
| T36 | Address to Leading Edge of Write | 30 |  | 35 |  | 40 |  | 0 | 0 | ns |

NOTES: 1. ADi = any address line.
2. $\overline{\mathrm{CSO}}=$ any of the chip-select output signals coming through Port $\mathrm{B}(\overline{\mathrm{CSO}}-\overline{\mathrm{CS} 7})$ or through Port $\mathrm{C}(\overline{\mathrm{CS} 8}-\overline{\mathrm{CS} 10})$.
3. Direct PAD input $=$ any of the following direct PAD input lines: $\overline{\mathrm{CSI}} / \mathrm{A} 19$ as transparent $\mathrm{A} 19, \overline{\mathrm{RD}} / \mathrm{E} / \overline{\mathrm{DS}}, \overline{\mathrm{WR}}$ or $\mathrm{R} / \overline{\mathrm{W}}$, transparent $\mathrm{PC} 0-\mathrm{PC} 2, \mathrm{ALE}$ (or AS).
4. Control signals $\overline{\mathrm{RD}} / \mathrm{E} / \overline{\mathrm{DS}}$ or $\overline{\mathrm{WR}}$ or $\mathrm{R} / \overline{\mathrm{W}}$.
*-15 speed available only on ZPSD311V.

### 18.9 Timing Diagrams for all PSD3XX Parts

Figure 20. Timing of 8-Bit Multiplexed Address/Data Bus Using $\overline{R D}, \overline{W R}$ (PSD3X1)


See referenced notes on page 64.

Figure 21. Timing of 8-Bit Multiplexed Address/Data Bus Using $\overline{R D}$, $\overline{W R}$ (PSD3X2/3X3)


See referenced notes on page 64

Figure 22. Timing of 8-Bit Multiplexed Address/Data Bus Using R/T, E or R/信, $\overline{D S}$ (PSD3X1)


See referenced notes on page 64.

Figure 23. Timing of 8-Bit Multiplexed Address/Data Bus Using R/W E or R/W, $\overline{D S}$ (PSD3X2/3X3)


See referenced notes on page 64.

Figure 24. Timing of 16-Bit Multiplexed Address/Data Bus Using $\overline{R D}, \overline{W R}$ (PSD3X1)


See referenced notes on page 64.

Figure 25. Timing of 16-Bit Multiplexed Address/Data Bus Using $\overline{R D}, \overline{W R}$ (PSD3X2/3X3)


See referenced notes on page 64.

Figure 26. Timing of 16-Bit Multiplexed Address/Data Bus Using R/W, E or R/W, $\overline{D S}$ (PSD3X1)


See referenced notes on page 64 .

Figure 27. Timing of 16-Bit Multiplexed Address/Data Bus Using R/ $\bar{W}, E$ or $R / \bar{W}, \overline{D S}$ (PSD3X2/3X3)


See referenced notes on page 64.

Figure 28. Timing of 8-Bit Non-Multiplexed Address/Data Bus Using $\overline{R D}, \overline{W R}$ (PSD3X1)


See referenced notes on page 64.

Figure 29. Timing of 8-Bit Non-Multiplexed Address/Data Bus Using $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}$ (PSD3X2/3X3)


See referenced notes on page 64 .

Figure 30. Timing of 8-Bit Non-Multiplexed Address/Data Bus Using R/W, E or R/W, $\overline{D S}$ (PSD3X1)


See referenced notes on page 64.

Figure 31. Timing of 8-Bit Non-Multiplexed Address/Data Bus Using R/W, E or R/ $\bar{W}, \overline{D S}$ (PSD3X2/3X3)


See referenced notes on page 64.

Figure 32. Timing of 16-Bit Non-Multiplexed Address/Data Bus Using $\overline{R D}$, $\overline{W R}$ (PSD3X1)


See referenced notes on page 64.

Figure 33．Timing of 16－Bit Non－Multiplexed Address／Data Bus Using RD，$\overline{W R}$（PSD3X2／3X3）


See referenced notes on page 64.

Figure 34. Timing of 16-Bit Non-Multiplexed Address/Data Bus Using R/W, E or R/W, $\overline{D S}$ (PSD3X1)


See referenced notes on page 64.

Figure 35. Timing of 16-Bit Non-Multiplexed Address/Data Bus Using R/W, E or R/W, $\overline{D S}$ (PSD3X2/3X3)


Figure 36. Chip-Select Output Timing


See referenced notes on page 64.

Figure 37. Port A as ADO-AD7 Timing (Track Mode) Using $\overline{R D}, \overline{W R}$ (PSD3X1)


See referenced notes on page 64.

Figure 38. Port A as ADO-AD7 Timing (Track Mode) Using $\overline{R D}$, $\overline{W R}$ (PSD3X2/3X3)


See referenced notes on page 64.

Figure 39. Port A as AD0-AD7 Timing (Track Mode) Using R/ $\bar{W}, E$ or $R / \bar{W}, \overline{D S}$ (PSD3X1)


See referenced notes on page 64.

Figure 40. Port A as ADO-AD7 Timing (Track Mode) Using R/W, E or R/ $\bar{W}, \overline{D S}$ (PSD3X2/3X3)


## Notes for Timing Diagrams

1. Direct PAD input $=$ any of the following direct PAD input lines: CSI/A19 as transparent $A 19, \overline{\mathrm{RD}} / \mathrm{E} / \overline{\mathrm{DS}}, \overline{\mathrm{WR}}$ or $\mathrm{R} / \overline{\mathrm{W}}$, transparent PC0-PC2, ALE in non-multiplexed modes.
2. Multiplexed inputs: any of the following inputs that are latched by the ALE (or AS): A0/AD0-A15/AD15, $\overline{\mathrm{CSI}} / \mathrm{A} 19$ as ALE dependent A19, ALE dependent PC0-PC2.
3. $\overline{\mathrm{CSOi}}=$ any of the chip-select output signals coming through Port $\mathrm{B}(\overline{\mathrm{CSO}}-\overline{\mathrm{CS} 7})$ or through Port C ( $\overline{\mathrm{CS} 8}-\overline{\mathrm{CS} 10}$ ).
4. CSADOUT1, which internally enables the address transfer to Port A, should be derived only from direct PAD input signals, otherwise the address propagation delay is slowed down.
5. CSADIN and CSADOUT2, which internally enable the data-in or data-out transfers, respectively, can be derived from any combination of direct PAD inputs and multiplexed PAD inputs.
6. The write operation signals are included in the $\overline{\mathrm{CSOi}}$ expression.
7. Multiplexed PAD inputs: any of the following PAD inputs that are latched by the ALE (or AS) in the multiplexed modes: A11/AD11-A15/AD15, $\overline{C S I} /$ A19 as ALE dependent A19, ALE dependent PC0-PC2.
8. $\overline{\mathrm{CSOi}}$ product terms can include any of the PAD input signals shown in Figure 3, except for reset and $\overline{\mathrm{CSI}}$.
18.10

AC Testing

Figure 41A．AC Testing Input／Output Waveform（5 V Versions）
OV
Figure 41B．AC Testing Input／Output Waveform（3 V Versions）


Figure 42A．AC Testing Load Circuit（5 V Versions）

| DEVICE |
| :---: | :---: | :---: |
| UNDER TEST |

Figure 42B．AC Testing Load Circuit（3 V Versions）


## 19.0 <br> Pin <br> Assignments

| Pin Name | $\begin{gathered} \text { 44-Pin } \\ \text { PLDCC/CLDCC } \\ \text { Package } \end{gathered}$ | $\begin{gathered} \text { 44-Pin } \\ \text { PQFP/TQFP } \\ \text { Package } \end{gathered}$ |
| :---: | :---: | :---: |
| $\overline{\text { BHE }} / \overline{\text { PSEN }}$ | 1 | 39 |
| $\overline{\mathrm{WR}} / \mathrm{V}_{\mathrm{PP}}$ or $\mathrm{R} / \overline{\mathrm{W}}$ | 2 | 40 |
| RESET | 3 | 41 |
| PB7 | 4 | 42 |
| PB6 | 5 | 43 |
| PB5 | 6 | 44 |
| PB4 | 7 | 1 |
| PB3 | 8 | 2 |
| PB2 | 9 | 3 |
| PB1 | 10 | 4 |
| PB0 | 11 | 5 |
| GND | 12 | 6 |
| ALE or AS | 13 | 7 |
| PA7 | 14 | 8 |
| PA6 | 15 | 9 |
| PA5 | 16 | 10 |
| PA4 | 17 | 11 |
| PA3 | 18 | 12 |
| PA2 | 19 | 13 |
| PA1 | 20 | 14 |
| PAO | 21 | 15 |
| $\overline{\mathrm{RD}} / \mathrm{E}$ | 22 | 16 |
| ADO/A0 | 23 | 17 |
| AD1/A1 | 24 | 18 |
| AD2/A2 | 25 | 19 |
| AD3/A3 | 26 | 20 |
| AD4/A4 | 27 | 21 |
| AD5/A5 | 28 | 22 |
| AD6/A6 | 29 | 23 |
| AD7/A7 | 30 | 24 |
| AD8/A8 | 31 | 25 |
| AD9/A9 | 32 | 26 |
| AD10/A10 | 33 | 27 |
| GND | 34 | 28 |
| AD11/A11 | 35 | 29 |
| AD12/A12 | 36 | 30 |
| AD13/A13 | 37 | 31 |
| AD14/A14 | 38 | 32 |
| AD15/A15 | 39 | 33 |
| PC0 | 40 | 34 |
| PC1 | 41 | 35 |
| PC2 | 42 | 36 |
| A19/ESI | 43 | 37 |
| $\mathrm{V}_{\mathrm{CC}}$ | 44 | 38 |

的 $\overline{\underline{\underline{1}}}$
20.0

Package Information

Figure 43. Drawing J2－ 44 Pin Plastic Leaded Chip Carrier（PLDCC） without Window （Package Type J）
OR
Drawing L4－ 44 Pin Ceramic Leaded Chip Carrier（CLDCC） with Window （Package Type L）


Figure 44.
Drawing M1－ 44 Pin Plastic Quad Flatpack（PQFP） （Package Type M） OR

Drawing U1－ 44 Pin Plastic Thin Quad Flatpack （TQFP）
（Package Type U）


### 21.0 Package Drawings

## Drawing J2 - 44-Pin Plastic Leaded Chip Carrier (PLDCC) (Package Type J)



Family: Plastic Leaded Chip Carrier

|  | Millimeters |  |  | Inches |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Min | Max | Notes | Min | Max | Notes |
| A | 4.19 | 4.57 |  | 0.165 | 0.180 |  |
| A1 | 2.54 | 2.79 |  | 0.100 | 0.110 |  |
| A2 | 3.76 | 3.96 |  | 0.148 | 0.156 |  |
| B | 0.33 | 0.53 |  | 0.013 | 0.021 |  |
| B1 | 0.66 | 0.81 |  | 0.026 | 0.032 |  |
| C | 0.246 | 0.262 |  | 0.0097 | 0.0103 |  |
| D | 17.40 | 17.65 |  | 0.685 | 0.695 |  |
| D1 | 16.51 | 16.61 |  | 0.650 | 0.654 |  |
| D2 | 14.99 | 16.00 |  | 0.590 | 0.630 |  |
| D3 | 12.70 |  | Reference | 0.500 |  | Reference |
| E | 17.40 | 17.65 |  | 0.685 | 0.695 |  |
| E1 | 16.51 | 16.61 |  | 0.650 | 0.654 |  |
| E2 | 14.99 | 16.00 |  | 0.590 | 0.630 |  |
| E3 | 12.70 |  | Reference | 0.500 |  | Reference |
| e1 | 1.27 |  | Reference | 0.050 |  | Reference |
| N | 44 |  |  | 44 |  |  |

Drawing L4 - 44-Pin Pocketed Ceramic Leaded Chip Carrier (CLDCC) - CERQUAD (Package Type L)


Commercial and Industrial packages include the lead pocket on the underside of the package but Military packages do not.


Family: Ceramic Leaded Chip Carrier - CERQUAD

|  | Millimeters |  |  | Inches |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Min | Max | Notes | Min | Max | Notes |
| A | 3.94 | 4.57 |  | 0.155 | 0.180 |  |
| A1 | 2.29 | 2.92 |  | 0.090 | 0.115 |  |
| A2 | 3.05 | 3.68 |  | 0.120 | 0.145 |  |
| B | 0.43 | 0.53 |  | 0.017 | 0.021 |  |
| B1 | 0.66 | 0.81 |  | 0.026 | 0.032 |  |
| C | 0.15 | 0.25 |  | 0.006 | 0.010 |  |
| D | 17.40 | 17.65 |  | 0.685 | 0.695 |  |
| D1 | 16.31 | 16.66 |  | 0.642 | 0.656 |  |
| D2 | 14.73 | 16.26 |  | 0.580 | 0.640 |  |
| D3 |  |  | Reference |  |  | Reference |
| E | 17.40 | 17.65 |  | 0.685 | 0.695 |  |
| E1 | 16.31 | 16.66 |  | 0.642 | 0.656 |  |
| E2 | 14.73 | 16.26 |  | 0.580 | 0.640 |  |
| E3 | 12.70 |  | Reference | 0.500 |  | Reference |
| e1 | 1.27 |  | Reference | 0.050 |  | Reference |
| N | 44 |  |  | 44 |  |  |

Drawing M1 - 44-Pin Plastic Quad Flatpack (PQFP) (Package Type M)


Family: Plastic Quad Flatpack (PQFP)

|  | Millimeters |  |  | Inches |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Min | Max | Notes | Min | Max | Notes |
| $\alpha$ | $0^{\circ}$ | $7{ }^{\circ}$ |  | $0^{\circ}$ | $7{ }^{\circ}$ |  |
| A | - | 2.35 |  | - | 0.092 |  |
| A1 | 1.075 |  | Reference | 0.042 |  | Reference |
| A2 | 1.95 | 2.10 |  | 0.077 | 0.083 |  |
| B | 0.30 | 0.45 |  | 0.012 | 0.018 |  |
| C | 0.13 | 0.23 |  | 0.005 | 0.009 |  |
| D | 13.20 |  |  | 0.520 |  |  |
| D1 | 10.00 |  |  | 0.394 |  |  |
| D3 | 8.00 |  | Reference | 0.315 |  | Reference |
| E | 13.20 |  |  | 0.520 |  |  |
| E1 | 10.00 |  |  | 0.394 |  |  |
| E3 | 8.00 |  | Reference | 0.315 |  | Reference |
| e1 | 0.80 |  | Reference | 0.031 |  | Reference |
| L | 0.73 | 1.03 |  | 0.029 | 0.040 |  |
| N | 44 |  |  | 44 |  |  |

## Drawing U1 - 44-Pin Plastic Thin Quad Flatpack (TQFP) (Package Type U)



Family: Plastic Thin Quad Flatpack (TQFP)

|  | Millimeters |  |  | Inches |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Min | Max | Notes | Min | Max | Notes |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ |  | $0^{\circ}$ | $8^{\circ}$ |  |
| A | - | 1.60 |  | - | 0.063 |  |
| A1 | 0.54 | 0.74 |  | 0.021 | 0.029 |  |
| A2 | 1.15 | 1.55 |  | 0.045 | 0.061 |  |
| B | 0.35 |  | Reference | 0.014 |  | Reference |
| C | 0.09 | 0.20 |  | 0.004 | 0.008 |  |
| D | 15.75 | 16.25 |  | 0.620 | 0.640 |  |
| D1 | 13.90 | 14.10 |  | 0.547 | 0.555 |  |
| D3 | 10.00 |  | Reference | 0.394 |  | Reference |
| E | 15.75 | 16.25 |  | 0.620 | 0.640 |  |
| E1 | 13.90 | 14.10 |  | 0.547 | 0.555 |  |
| E3 | 10.00 |  | Reference | 0.394 |  | Reference |
| e1 | 1.00 |  | Reference | 0.039 |  | Reference |
| L | 0.35 | 0.65 |  | 0.014 | 0.026 |  |
| N | 44 |  |  | 44 |  |  |

22．1 PSD3XX Family－Selector Guide

| $\frac{\square}{6}$ | 亥 | $\times \times$ | $\times \times$ | $\times \times$ | $\times \times$ |  | $\times$ | $\times$ | $\times$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\times \times$ | $\times \times$ | $\times \times$ | $\times \times$ | $\times$ | $\times$ | $\times$ | $\times$ |
| $$ | Sy |  |  |  | $\stackrel{\text { § }}{\underline{\circ}}$ | $\frac{8}{9}$ | $\frac{8}{6}$ | ֶֻ | $\frac{9}{6}$ |
|  |  |  | $\begin{aligned} & \frac{8}{N} \\ & \frac{8}{n} \\ & i n \end{aligned}$ | $\begin{array}{ll} \text { S } \\ \text { g } \\ \text { N } \\ \hline \end{array}$ | $\begin{aligned} & \frac{9}{0} \frac{9}{0} \\ & \stackrel{6}{N} \end{aligned}$ | $\begin{aligned} & \text { B } \\ & \frac{N}{n} \end{aligned}$ | $\frac{\text { g }}{\frac{N}{N}}$ |  | 근 |
| $\stackrel{0}{2}$ | \％\％ | $\times \times$ | $\times \times$ | $\times \times$ | $\times \times$ | $\times$ | $\times$ | $\times$ | $\times$ |
|  | ¢ | ำ ํ | ○ ロ | ○ ロ | ำワ | 안 | 암 | 아 | 안 |
|  | 8 |  | $\times \times$ | $\times \times$ |  | $\times$ | $\times$ | $\times$ | $\times$ |
|  | $9 \text { y }$ | F F | $F F$ | F F | F F | F | $F$ |  | F |
|  | $\begin{aligned} & \text { \% } \\ & \frac{2}{2} \\ & 0 \end{aligned}$ | 여 9 | 아 | 아 ${ }^{\text {f }}$ | 아 | ¢ | ¢ | ¢ | ¢ |
|  | 域 | $\pm$－ | $\stackrel{\infty}{\sim}$－ | $\stackrel{\infty}{\sim} \stackrel{\infty}{\sim}$ | $\underset{\sim}{ \pm}$ | $\stackrel{\infty}{\sim}$ | $\stackrel{\infty}{\sim}$ | $\stackrel{\infty}{\sim}$ | $\stackrel{\infty}{\sim}$ |
| $$ |  |  | 柿 | e e | e e | en | $\underset{e}{e}$ | E | e |
|  | $\begin{array}{\|l\|} \hline \text { 苞 } \\ \text { 6 } \end{array}$ | $\times$ | $\times$ | $\times$ | $\times$ |  | $\times$ |  | $\times$ |
|  | 會 | $\times \times$ | $\times \times$ | $\times \times$ | $\times \times$ | $\times$ | $\times$ | $\times$ | $\times$ |
| $\begin{aligned} & * \\ & \text { W } \\ & \frac{1}{5} \\ & 3 \end{aligned}$ | R © |  |  |  |  | $\begin{aligned} & \text { त } \\ & \stackrel{y}{0} \\ & \text { N } \end{aligned}$ | $\begin{aligned} & \text { त్ } \\ & \text { ô } \\ & \text { N } \\ & \text { N } \end{aligned}$ | $\begin{aligned} & \text { ले } \\ & \stackrel{y}{0} \\ & \text { N } \\ & \text { N } \end{aligned}$ | $\begin{aligned} & \text { N } \\ & \text { O} \\ & 0 \\ & \text { N } \end{aligned}$ |
|  | 8 © |  |  | ल ल 欠 欠 N N | $\begin{aligned} & \stackrel{\Gamma}{0} \\ & \bar{o} \\ & \text { N } \\ & \end{aligned}$ | $\begin{aligned} & \stackrel{N}{0} \\ & \text { N } \\ & \text { N } \end{aligned}$ | $\begin{aligned} & \text { Ǹ } \\ & \text { 欠̀ } \\ & \text { Ni } \end{aligned}$ | $\frac{m}{\infty}$ | o ód م̃ |
|  | 8（3） |  |  |  |  | $\begin{aligned} & \text { N } \\ & \text { 反N } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { N} \\ & \text { ơ } \\ & \text { N } \end{aligned}$ | $\stackrel{\rightharpoonup}{c}$ | \％ |

PSD3XX
Ordering Information
(cont.)

### 22.2 Part Number Construction



### 22.3 Ordering Information

| Part Number | Speed (ns) | Package Type | Operating Temperature Range |
| :---: | :---: | :---: | :---: |
| PSD301-B-70J | 70 | 44 Pin PLDCC | Comm'l |
| PSD301-B-70L | 70 | 44 Pin CLDCC | Comm'l |
| PSD301-B-70M | 70 | 44 Pin PQFP | Comm'l |
| PSD301-B-70U | 70 | 44 Pin TQFP | Comm' |
| PSD301-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| PSD301-B-90LI | 90 | 44 Pin CLDCC | Industrial |
| PSD301-B-90MI | 90 | 44 Pin PQFP | Industrial |
| PSD301-B-90UI | 90 | 44 Pin TQFP | Industrial |
| PSD301-B-15J | 150 | 44 Pin PLDCC | Comm'l |
| PSD301-B-15L | 150 | 44 Pin CLDCC | Comm' |
| PSD301-B-15M | 150 | 44 Pin PQFP | Comm' |
| PSD301-B-15U | 150 | 44 Pin TQFP | Comm' |
| PSD301R-B-70J | 70 | 44 Pin PLDCC | Comm'l |
| PSD301R-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| PSD301R-B-15J | 150 | 44 Pin PLDCC | Comm'l |

[^4]PSD3XX
Ordering Information （cont．）

Ordering Information

| Part Number | Speed （ns） | Package Type | Operating Temperature Range |
| :---: | :---: | :---: | :---: |
| PSD302－B－70J | 70 | 44 Pin PLDCC | Comm＇l |
| PSD302－B－70L | 70 | 44 Pin CLDCC | Comm＇ |
| PSD302－B－70M | 70 | 44 Pin PQFP | Comm＇l |
| PSD302－B－70U | 70 | 44 Pin TQFP | Comm＇l |
| PSD302－B－90JI | 90 | 44 Pin PLDCC | Industrial |
| PSD302－B－90LI | 90 | 44 Pin CLDCC | Industrial |
| PSD302－B－90MI | 90 | 44 Pin PQFP | Industrial |
| PSD302－B－90UI | 90 | 44 Pin TQFP | Industrial |
| PSD302－B－15J | 150 | 44 Pin PLDCC | Comm＇l |
| PSD302－B－15L | 150 | 44 Pin CLDCC | Comm＇ |
| PSD302－B－15M | 150 | 44 Pin PQFP | Comm＇ |
| PSD302－B－15U | 150 | 44 Pin TQFP | Comm＇ |
| PSD302R－B－70J | 70 | 44 Pin PLDCC | Comm＇ |
| PSD302R－B－90JI | 90 | 44 Pin PLDCC | Industrial |
| PSD302R－B－15J | 150 | 44 Pin PLDCC | Comm＇l |
| PSD303－B－70J | 70 | 44 Pin PLDCC | Comm＇ |
| PSD303－B－70L | 70 | 44 Pin CLDCC | Comm＇l |
| PSD303－B－70M | 70 | 44 Pin PQFP | Comm＇l |
| PSD303－B－70U | 70 | 44 Pin TQFP | Comm＇l |
| PSD303－B－90JI | 90 | 44 Pin PLDCC | Industrial |
| PSD303－B－90LI | 90 | 44 Pin CLDCC | Industrial |
| PSD303－B－90MI | 90 | 44 Pin PQFP | Industrial |
| PSD303－B－90UI | 90 | 44 Pin TQFP | Industrial |
| PSD303－B－15J | 150 | 44 Pin PLDCC | Comm＇l |
| PSD303－B－15L | 150 | 44 Pin CLDCC | Comm＇l |
| PSD303－B－15M | 150 | 44 Pin PQFP | Comm＇ |
| PSD303－B－15U | 150 | 44 Pin TQFP | Comm＇l |
| PSD303R－B－70J | 70 | 44 Pin PLDCC | Comm＇ |
| PSD303R－B－90JI | 90 | 44 Pin PLDCC | Industrial |
| PSD303R－B－15J | 150 | 44 Pin PLDCC | Comm＇l |
| PSD311－B－70J | 70 | 44 Pin PLDCC | Comm＇ |
| PSD311－B－70L | 70 | 44 Pin CLDCC | Comm＇ |
| PSD311－B－70M | 70 | 44 Pin PQFP | Comm＇ |
| PSD311－B－70U | 70 | 44 Pin TQFP | Comm＇l |
| PSD311－B－90JI | 90 | 44 Pin PLDCC | Industrial |
| PSD311－B－90LI | 90 | 44 Pin CLDCC | Industrial |
| PSD311－B－90MI | 90 | 44 Pin PQFP | Industrial |
| PSD311－B－90UI | 90 | 44 Pin TQFP | Industrial |
| PSD311－B－15J | 150 | 44 Pin PLDCC | Comm＇l |
| PSD311－B－15L | 150 | 44 Pin CLDCC | Comm＇ |
| PSD311－B－15M | 150 | 44 Pin PQFP | Comm＇ |
| PSD311－B－15U | 150 | 44 Pin TQFP | Comm＇ |
| PSD311R－B－70J | 70 | 44 Pin PLDCC | Comm＇ |
| PSD311R－B－90JI | 90 | 44 Pin PLDCC | Industrial |
| PSD311R－B－15J | 150 | 44 Pin PLDCC | Comm＇ |

PSD3XX
Ordering Information
(cont.)

Ordering Information

| Part Number | Speed (ns) | Package Type | Operating Temperature Range |
| :---: | :---: | :---: | :---: |
| PSD312-B-70J | 70 | 44 Pin PLDCC | Comm'l |
| PSD312-B-70L | 70 | 44 Pin CLDCC | Comm'l |
| PSD312-B-70M | 70 | 44 Pin PQFP | Comm'l |
| PSD312-B-70U | 70 | 44 Pin TQFP | Comm' |
| PSD312-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| PSD312-B-90LI | 90 | 44 Pin CLDCC | Industrial |
| PSD312-B-90MI | 90 | 44 Pin PQFP | Industrial |
| PSD312-B-90UI | 90 | 44 Pin TQFP | Industrial |
| PSD312-B-15J | 150 | 44 Pin PLDCC | Comm' |
| PSD312-B-15L | 150 | 44 Pin CLDCC | Comm' |
| PSD312-B-15M | 150 | 44 Pin PQFP | Comm' |
| PSD312-B-15U | 150 | 44 Pin TQFP | Comm' |
| PSD312R-B-70J | 70 | 44 Pin PLDCC | Comm' |
| PSD312R-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| PSD312R-B-15J | 150 | 44 Pin PLDCC | Comm'l |
| PSD313-B-70J | 70 | 44 Pin PLDCC | Comm' |
| PSD313-B-70L | 70 | 44 Pin CLDCC | Comm' |
| PSD313-B-70M | 70 | 44 Pin PQFP | Comm' |
| PSD313-B-70U | 70 | 44 Pin TQFP | Comm' |
| PSD313-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| PSD313-B-90LI | 90 | 44 Pin CLDCC | Industrial |
| PSD313-B-90MI | 90 | 44 Pin PQFP | Industrial |
| PSD313-B-90UI | 90 | 44 Pin TQFP | Industrial |
| PSD313-B-15J | 150 | 44 Pin PLDCC | Comm'l |
| PSD313-B-15L | 150 | 44 Pin CLDCC | Comm' |
| PSD313-B-15M | 150 | 44 Pin PQFP | Comm' |
| PSD313-B-15U | 150 | 44 Pin TQFP | Comm' |
| PSD313R-B-70J | 70 | 44 Pin PLDCC | Comm' |
| PSD313R-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| PSD313R-B-15J | 150 | 44 Pin PLDCC | Comm' |

PSD3XX
Ordering Information (cont.)

Ordering Information

| Part Number | Speed (ns) | Package Type | Operating Temperature Range |
| :---: | :---: | :---: | :---: |
| ZPSD301-B-70J | 70 | 44 Pin PLDCC | Comm'l |
| ZPSD301-B-70L | 70 | 44 Pin CLDCC | Comm' |
| ZPSD301-B-70M | 70 | 44 Pin PQFP | Comm' |
| ZPSD301-B-70U | 70 | 44 Pin TQFP | Comm' |
| ZPSD301-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| ZPSD301-B-90LI | 90 | 44 Pin CLDCC | Industrial |
| ZPSD301-B-90MI | 90 | 44 Pin PQFP | Industrial |
| ZPSD301-B-90UI | 90 | 44 Pin TQFP | Industrial |
| ZPSD301-B-15J | 150 | 44 Pin PLDCC | Comm' |
| ZPSD301-B-15L | 150 | 44 Pin CLDCC | Comm'l |
| ZPSD301-B-15M | 150 | 44 Pin PQFP | Comm' |
| ZPSD301-B-15U | 150 | 44 Pin TQFP | Comm' |
| ZPSD301R-B-70J | 70 | 44 Pin PLDCC | Comm'l |
| ZPSD301R-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| ZPSD301R-B-15J | 150 | 44 Pin PLDCC | Comm'l |
| ZPSD301V-B-15J | 150 | 44 Pin PLDCC | Comm' |
| ZPSD301V-B-15L | 150 | 44 Pin CLDCC | Comm'l |
| ZPSD301V-B-15U | 150 | 44 Pin TQFP | Comm'l |
| ZPSD301V-B-20J | 200 | 44 Pin PLDCC | Comm' |
| ZPSD301V-B-20JI | 200 | 44 Pin PLDCC | Industrial |
| ZPSD301V-B-20L | 200 | 44 Pin CLDCC | Comm'l |
| ZPSD301V-B-20M | 200 | 44 Pin PQFP | Comm' |
| ZPSD301V-B-20MI | 200 | 44 Pin PQFP | Industrial |
| ZPSD301V-B-20U | 200 | 44 Pin TQFP | Comm'l |
| ZPSD301V-B-20UI | 200 | 44 Pin TQFP | Industrial |
| ZPSD301V-B-25J | 250 | 44 Pin PLDCC | Comm' |
| ZPSD301V-B-25L | 250 | 44 Pin CLDCC | Comm'l |
| ZPSD301V-B-25M | 250 | 44 Pin PQFP | Comm' |
| ZPSD301V-B-25U | 250 | 44 Pin TQFP | Comm' |
| ZPSD302-B-70J | 70 | 44 Pin PLDCC | Comm'l |
| ZPSD302-B-70L | 70 | 44 Pin CLDCC | Comm'l |
| ZPSD302-B-70M | 70 | 44 Pin PQFP | Comm'l |
| ZPSD302-B-70U | 70 | 44 Pin TQFP | Comm'l |
| ZPSD302-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| ZPSD302-B-90LI | 90 | 44 Pin CLDCC | Industrial |
| ZPSD302-B-90MI | 90 | 44 Pin PQFP | Industrial |
| ZPSD302-B-90UI | 90 | 44 Pin TQFP | Industrial |
| ZPSD302-B-15J | 150 | 44 Pin PLDCC | Comm' |
| ZPSD302-B-15L | 150 | 44 Pin CLDCC | Comm' |
| ZPSD302-B-15M | 150 | 44 Pin PQFP | Comm'l |
| ZPSD302-B-15U | 150 | 44 Pin TQFP | Comm'l |
| ZPSD302R-B-70J | 70 | 44 Pin PLDCC | Comm' |
| ZPSD302R-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| ZPSD302R-B-15J | 150 | 44 Pin PLDCC | Comm'l |

PSD3XX
Ordering Information
(cont.)

Ordering Information

| Part Number | Speed (ns) | Package Type | Operating Temperature Range |
| :---: | :---: | :---: | :---: |
| ZPSD302V-B-20J | 200 | 44 Pin PLDCC | Comm'l |
| ZPSD302V-B-20JI | 200 | 44 Pin PLDCC | Industrial |
| ZPSD302V-B-20L | 200 | 44 Pin CLDCC | Comm' |
| ZPSD302V-B-20M | 200 | 44 Pin PQFP | Comm' |
| ZPSD302V-B-20MI | 200 | 44 Pin PQFP | Industrial |
| ZPSD302V-B-20U | 200 | 44 Pin TQFP | Comm'l |
| ZPSD302V-B-20UI | 200 | 44 Pin TQFP | Industrial |
| ZPSD302V-B-25J | 250 | 44 Pin PLDCC | Comm' |
| ZPSD302V-B-25L | 250 | 44 Pin CLDCC | Comm' |
| ZPSD302V-B-25M | 250 | 44 Pin PQFP | Comm' |
| ZPSD302V-B-25U | 250 | 44 Pin TQFP | Comm' |
| ZPSD303-B-70J | 70 | 44 Pin PLDCC | Comm' |
| ZPSD303-B-70L | 70 | 44 Pin CLDCC | Comm' |
| ZPSD303-B-70M | 70 | 44 Pin PQFP | Comm' |
| ZPSD303-B-70U | 70 | 44 Pin TQFP | Comm'l |
| ZPSD303-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| ZPSD303-B-90LI | 90 | 44 Pin CLDCC | Industrial |
| ZPSD303-B-90MI | 90 | 44 Pin PQFP | Industrial |
| ZPSD303-B-90UI | 90 | 44 Pin TQFP | Industrial |
| ZPSD303-B-15J | 150 | 44 Pin PLDCC | Comm' |
| ZPSD303-B-15L | 150 | 44 Pin CLDCC | Comm' |
| ZPSD303-B-15M | 150 | 44 Pin PQFP | Comm' |
| ZPSD303-B-15U | 150 | 44 Pin TQFP | Comm' |
| ZPSD303R-B-70J | 70 | 44 Pin PLDCC | Comm'l |
| ZPSD303R-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| ZPSD303R-B-15J | 150 | 44 Pin PLDCC | Comm'l |
| ZPSD303V-B-20J | 200 | 44 Pin PLDCC | Comm' |
| ZPSD303V-B-20JI | 200 | 44 Pin PLDCC | Industrial |
| ZPSD303V-B-20L | 200 | 44 Pin CLDCC | Comm' |
| ZPSD303V-B-20M | 200 | 44 Pin PQFP | Comm' |
| ZPSD303V-B-20MI | 200 | 44 Pin PQFP | Industrial |
| ZPSD303V-B-20U | 200 | 44 Pin TQFP | Comm'l |
| ZPSD303V-B-20UI | 200 | 44 Pin TQFP | Industrial |
| ZPSD303V-B-25J | 250 | 44 Pin PLDCC | Comm' |
| ZPSD303V-B-25L | 250 | 44 Pin CLDCC | Comm' |
| ZPSD303V-B-25M | 250 | 44 Pin PQFP | Comm' |
| ZPSD303V-B-25U | 250 | 44 Pin TQFP | Comm' |

PSD3XX
Ordering Information (cont.)

## Ordering Information

| Part Number | Speed (ns) | Package Type | Operating Temperature Range |
| :---: | :---: | :---: | :---: |
| ZPSD311-B-70J | 70 | 44 Pin PLDCC | Comm' |
| ZPSD311-B-70L | 70 | 44 Pin CLDCC | Comm' |
| ZPSD311-B-70M | 70 | 44 Pin PQFP | Comm' |
| ZPSD311-B-70U | 70 | 44 Pin TQFP | Comm'l |
| ZPSD311-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| ZPSD311-B-90LI | 90 | 44 Pin CLDCC | Industrial |
| ZPSD311-B-90MI | 90 | 44 Pin PQFP | Industrial |
| ZPSD311-B-90UI | 90 | 44 Pin TQFP | Industrial |
| ZPSD311-B-15J | 150 | 44 Pin PLDCC | Comm' |
| ZPSD311-B-15L | 150 | 44 Pin CLDCC | Comm' |
| ZPSD311-B-15M | 150 | 44 Pin PQFP | Comm' |
| ZPSD311-B-15U | 150 | 44 Pin TQFP | Comm'l |
| ZPSD311R-B-70J | 70 | 44 Pin PLDCC | Comm' |
| ZPSD311R-B-70M | 70 | 44 Pin PQFP | Comm'l |
| ZPSD311R-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| ZPSD311R-B-90MI | 90 | 44 Pin PQFP | Industrial |
| ZPSD311R-B-15J | 150 | 44 Pin PLDCC | Comm'l |
| ZPSD311R-B-15M | 150 | 44 Pin PQFP | Comm' |
| ZPSD311V-B-15J | 150 | 44 Pin PLDCC | Comm'l |
| ZPSD311V-B-15L | 150 | 44 Pin CLDCC | Comm' |
| ZPSD311V-B-15M | 150 | 44 Pin PQFP | Comm' |
| ZPSD311V-B-15U | 150 | 44 Pin TQFP | Comm'l |
| ZPSD311V-B-20J | 200 | 44 Pin PLDCC | Comm' |
| ZPSD311V-B-20JI | 200 | 44 Pin PLDCC | Industrial |
| ZPSD311V-B-20L | 200 | 44 Pin CLDCC | Comm'l |
| ZPSD311V-B-20M | 200 | 44 Pin PQFP | Comm'l |
| ZPSD311V-B-20MI | 200 | 44 Pin PQFP | Industrial |
| ZPSD311V-B-20U | 200 | 44 Pin TQFP | Comm'l |
| ZPSD311V-B-20UI | 200 | 44 Pin TQFP | Industrial |
| ZPSD311V-B-25J | 250 | 44 Pin PLDCC | Comm' |
| ZPSD311V-B-25L | 250 | 44 Pin CLDCC | Comm' |
| ZPSD311V-B-25M | 250 | 44 Pin PQFP | Comm' |
| ZPSD311V-B-25U | 250 | 44 Pin TQFP | Comm'l |

PSD3XX
Ordering Information
(cont.)

Ordering Information

$\left.$|  | Part Number | Speed <br> (ns) | Package Type |
| :--- | :---: | :--- | :---: | | Operating |
| :---: |
| Temperature |
| Range | \right\rvert\,

PSD3XX
Ordering Information (cont.)

Ordering Information

| Part Number | Speed <br> (ns) | Package Type | Operating <br> Temperature <br> Range |
| :---: | :---: | :--- | :---: |
| ZPSD313R-B-70J | 70 | 44 Pin PLDCC | Comm'। |
| ZPSD313R-B-70M | 70 | 44 Pin PQFP | Comm'l |
| ZPSD313R-B-90JI | 90 | 44 Pin PLDCC | Industrial |
| ZPSD313R-B-90MI | 90 | 44 Pin PQFP | Industrial |
| ZPSD313R-B-15J | 150 | 44 Pin PLDCC | Comm'। |
| ZPSD313R-B-15M | 150 | 44 Pin PQFP | Comm'। |
| ZPSD313V-B-20J | 200 | 44 Pin PLDCC | Comm'। |
| ZPSD313V-B-20JI | 200 | 44 Pin PLDCC | Industrial |
| ZPSD313V-B-20L | 200 | 44 Pin CLDCC | Comm'। |
| ZPSD313V-B-20M | 200 | 44 Pin PQFP | Comm'l |
| ZPSD313V-B-20MI | 200 | 44 Pin PQFP | Industrial |
| ZPSD313V-B-20U | 200 | 44 Pin TQFP | Comm'l |
| ZPSD313V-B-20UI | 200 | 44 Pin TQFP | Industrial |
| ZPSD313V-B-25J | 250 | 44 Pin PLDCC | Comm'l |
| ZPSD313V-B-25L | 250 | 44 Pin CLDCC | Comm'l |
| ZPSD313V-B-25M | 250 | 44 Pin PQFP | Comm'l |
| ZPSD313V-B-25U | 250 | 44 Pin TQFP | Comm'l |

23. 

Revisions History

| Date | Parts <br> Affected | Data Sheet <br> Changes |
| :--- | :--- | :--- |
| May, 1995 | PSD3XX | Initial Release |
| May, 1998 | ZPSD3XX | SRAM-less (R suffix) version <br> added. <br> PQFP package added. |
| May, 1998 | PSD3XX | PQFP package added, <br> Specifications updated, <br> PSD3XXL discontinued, <br> Some speed grades eliminated. |
| February, 1999 | PSD3XXR, ZPSD3XXR | Combined Data Sheets <br> Updated Specifications |

Customer Feedback Questionnaire PSD3XX Family

WaferScale Integration, Inc. wishes to continually improve the quality of its documentation. Therefore, we welcome and appreciate any feedback on this document. If you have read through this document and have any comments, please fax a copy of this form to us with your feedback. Our fax number is (510) 657-8495. We appreciate and thank you for taking the time to provide us with this valuable feedback.
How would you rate the quality of the document based on the following criterion:

|  | Excellent | Average | Poor |  | Excellent | Average | Poor |
| :--- | :---: | :---: | :---: | :--- | :---: | :---: | :---: | :---: |
| Organization | $\square$ | $\square$ | $\square$ | Tables | $\square$ | $\square$ | $\square$ |
| Readability | $\square$ | $\square$ | $\square$ | Table of Contents | $\square$ | $\square$ | $\square$ |
| Understandability | $\square$ | $\square$ | $\square$ | Page size/binding | $\square$ | $\square$ | $\square$ |
| Illustrations | $\square$ | $\square$ | $\square$ | Overall Impression | $\square$ | $\square$ | $\square$ |

Comments: $\qquad$
$\qquad$

Notes:


Notes:

| PRESENTATIVES | INDIANA | оно | WORLDWIDE | ENGLAND | KOREA |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ALABAMA <br> Rep，Inc． <br> Tel：（256）881－9270 <br> Fax：（256）882－6692 | Victory Sales <br> Tel：（317）581－0880 | Victory Sales <br> Tel：（216）498－7570 | AUSTRALIA | Micro Call，Ltd． Tel：44－1296－330061 | Semsus 日ectronics Ltd． |
|  | Fax：（317）581－0882 | Fax：（216）498－7574 | Zatek Components | Fax：44－1296－330065 | Tel：82－2－689－3693 |
|  | IOWA |  | Tel：61－2－9－744－5711 |  | Fax：82－2－689－3692 |
|  | Gassner \＆Cark Co． | Tel：（937）436－1222 <br> Fax：（937）436－1224 | Fax：61－2－9－744－5527 | Silicon Concepts，Ltd． Tel：44－1428－751－617 | MEXIC |
| ARIZONA Summit Sales Tel：（602）998－4850 Fax：（602）998－5274 | Tel：（319）393－5763 Fax： 319$) 393-5799$ | OK | 9574－9644 | Fax：44－1428－751－603 | CompTech Sales |
|  | KANSAS／NEBRASKA | CompTech <br> Tel：（918）266－1966 | AUSTR | FINLAND <br> Avnet Nortec OY | Fax：（52）16－13－21－56 |
| CALIFORNIA Earle Assoc．，Inc． Tel：（619）278－5441 Fax：（619）278－5443 |  | Fax：（918）266－1801 | \＃bate | Tel：358－06131 | Tel：（52）83－48－05－69 |
|  | Fax：（913）764－0096 | OREGON |  |  |  |
|  | KENTUCKY | I Squared，Inc． <br> Tel：（503）670－0557 <br> Fax：（503）670－7646 | BELGIUM，LUX <br> Alcom Bectronics nv／sa | FRANCE <br> AXESS Technology <br> Tel： 33 （1）49－78－94－94 | Te：（52）36－47－83－60 <br> Fax：（52）36－47－74－03 |
| I Squared，Inc． <br> Tel：（408）988－3400 <br> Fax：（408）988－2079 | Tel：（937）436－1222 <br> Fax：（937）436－1224 <br> MD／VA／DE／WV | PENNSYLVANIA <br> Victory Sales | Tel：32－3－458－3033 Fax：32－3－458－3126 | Fax： 33 （1）49－78－03－24 Microel | Tel：（52）73－18－35－72 <br> Fax：（52）73－18－55－00 |
| Tel：（916）989－0843 Fax：（916）989－2841 | $\begin{aligned} & \text { Strategic Sales, Inc. } \\ & \text { Tel: (410) 995-1900 } \\ & \text { Fax: (410) 964-3364 } \end{aligned}$ | Tel：（216）498－7570 Fax：（216）498－7574 BGR WYCK | BRAZIL <br> Colgiil Comercial Ltda Tel：011－55－11－3666－7660 Fax：011－55－11－3666－9131 | Tel： 33 （1）69－07－08－24 <br> Fax： 33 （1）69－07－17－23 <br> GERMANY | NETHERLANDS Alcom lectronics bv Tel：31－10－288－2500 Fax：31－10－288－2525 |
| CANADA <br> Intelatech，Inc． Tel：（905）629－0082 Fax：（905）629－1795 | MASSACHUSETTS Advanced Tech Sales，Inc． Tel：（978）664－0888 Fax：（978）664－5503 | Tel：（609）727－1070 <br> Fax：（609）727－9633 <br> PUERTO RICO <br> QXi of Forida，Inc． | CHINA <br> Comex Technology Tel：（ $86-10$ ）849－9430／8888 Fax：（86－10）849－9430 | Jermyn GmbH Te： 49 （06）431－5080 Fax： 49 （06）431－508289 Scantec CmbH | NEW ZEALAND Apex Eectronics Tel：644－3853404 Fax：644－3853483 |
| $\begin{aligned} & \text { Tel: (905) 629-0082 } \\ & \text { Fax: (905) 629-1795 } \end{aligned}$ | MICHIGAN Victory Sales Te：（734）432－3145 Fax：（734）432－3146 | Tel：（954）341－1440 Fax：（954）341－1430 | Fa．（86－10） 849 －930 | Tel：089／89 91 43－0 <br> Fax：089／857 6574 |  |
| $\begin{aligned} & \text { Tel: : (613) 599-7330 } \\ & \text { Fax: (613) 599-7329 } \end{aligned}$ | Tel：（734）432－3145 <br> Fax：（734）432－3146 <br> MINNESOTA | SOUTH CAROLINA <br> Rep，Inc． <br> Tel：（919）469－9997 | Tel：（86－20）380－7307／5688 Fax：（86－20）380－7307 | Topas Eectronic GmbH <br> Tel：0511／9 68 64－0 <br> Fax：0511／9 68 64－64 | Tel：47－22－16－21－10 <br> Fax：47－22－25－77－80 |
| Tel：（514）421－5833 Fax：（514）421－4105 | OHMS Technology，Inc． <br> Tel：（612）932－2920 <br> Fax：（612）932－2918 | Fax：（919）481－3879 <br> TENNESSEE <br> Rep，Inc． | Tel：（86－25）449－1384 <br> Fax：（86－25）449－1384 | GREECE Radel S．A． | AFRICA <br> Components \＆System |
| Te：：（605）434－5699 Fax：（605）434－5655 | MISSOURI <br> Rush \＆West Associ | Tel：（423）475－9012 <br> Fax：（423）475－6340 | Microlink Intl＇Co． Tel：（602）276－7808 | Fax：301－924－283 | Tel：2711－391－3062 <br> Fax：2711－391－5130 |
| COLORADO Waugaman Associates，Inc． Tel：（303）926－0002 Fax：（303）926－0828 | Tel：（314）965－3322 <br> Fax：（314）965－3529 <br> NEW JERSEY | TEXAS <br> CompTech Sales Tel：（817）640－8200 | Fax：（602）276－8211 <br> P\＆S <br> Tel：（86） 27 7493500／3506 | HONG KONG Comex Technology Ltd． Tel：852－2735－0325 Fax：852－2730－7538 | SINGAPORE <br> Technology Distribution（s） Pte，Ltd． <br> Tel：65－299－7811 |
| CONNECTICUT <br> Advanced Tech Sales Tel：（203）284－8247 Fax：（203）284－8232 | Strategic Sales，Inc． <br> Tel：（201）842－8960 <br> Fax：（201）842－0906 | Tel：（512）257－8553 Fax：（512）272－9436 | Tel：（86） 1062549897 Fax：（86） 1062536518 | INDIA／PAKISTAN Pamir Bectronics Corp． Tel：610－594－8337（USA） Fax：610－594－8559（USA） | Fax：65－294－1518 <br> SPAIN，PORTUGAL Matrix Eectronica SL |
| FLORIDA QXi of Aorida，Inc． Tel：（954）341－1440 Fax：（954）341－1430 | Tel：（609）727－1070 Fax：（609）727－9633 | I Squared，Inc． <br> Tel：（425）739－2259 | Tel：（86） 2164714208 <br> Fax：（86） 2164714208 | ISRAEL <br> Star－Tronics， | Tel：34．1．5602737 Fax：34．1．5652865 |
|  | Summit Sales <br> Tel：（602）998－4850 <br> Fax：（602）998－5274 | Fax：（425）739－2221 <br> WISCONSIN <br> Victory Sales | Tel：（86） 7553245517 <br> Fax：（86） 7553353183 | Tel：972－3－6960148 Fax：972－3－6960255 ITALY | DipCom Eectronics AB Tel：46－8－7522480 |
| Tel：（407）831－8131 Fax：（407）831－8112 | NEW YORK Strategic Sales，Inc． Tel：（201）842－8960 Fax：（201）842－0906 | Tel：（414）789－5770 <br> Fax：（414）789－5760 | Tel：（86） 285575657 <br> Fax：（86） 285563631 | ITALY Comprel SPA Tel：39－03624961 | Fax：46－8－7513649 <br> SWITZERLAND |
| Tel：（813）576－3445 Fax：（813）576－2601 |  | OHMS Technology，Inc． Tel：（612）932－2920 | Tel：（86） 254508571 <br> Fax：（86） 254526775 | Fax：39－0362496800 Silverstar | 日batex <br> Tel：（41）56－43－75－11－11 <br> Fax：（41）56－26－14－86 |
| GEORGIA Rep，Inc． Tel：（770）938－4358 Fax：（770）938－0194 | Tri－Tech Bectronics，Inc． <br> Tel：（716）385－6500 <br> Fax：（716）385－7655 | Fax：（612）932－2918 <br> WYOMING <br> Waugaman Associates， Inc． | Tel：（852） 23142786 <br> Fax：（852） 23142305 <br> Wuhan Liyuan Computer Ltd | Tel： 392661251 <br> Fax： 39266101359 <br> JAPAN <br> Internix，Inc． | Laser \＆Eectronic Equipment <br> Tel：41－1－947－50－70 <br> Fax：41－1－947－50－80 |
| IDAHO <br> I Squared，Inc． Tel：（503）670－0557 Fax：（503）670－7646 | Tel：（607）722－3580 <br> Fax：（607）722－3774 | Tel：（303）926－0002 Fax：（303）926－0828 <br> ISTRIBUTORS | Tel：86－27－7802986 <br> Fax：86－27－7802985 <br> DENMARK | Tel：813－3－369－1105 Fax：813－3－363－8486 <br> Kyocera Corporation | TAIWAN <br> Ally，Inc． <br> Tel：886－02－26967388 |
| ILLINOIS Victory Sales Tel：（847）490－0300 Fax：（847）490－1499 | Rep，Inc． <br> Tel：（919）469－9997 <br> Fax：（919）481－3879 | Arrow Eectronics <br> Avnet Eectronics Marketing <br> Marsh Bectronics <br> Port 日ectronics <br> Bell Micro Products <br> Wyle Laboratories <br> Zeus Bectronics | Tel：（45）42－571000 <br> Fax：（45）45－166199 <br> EASTERN EUROPE <br> Eatec Vertriebs <br> Tel：49－89－462－3070 <br> Fax：49－89－460－2403 | Tel：813－3－708－3111 <br> Fax：813－3－708－3372 <br> Nippon Imex Corporation <br> Tel：813－3－321－8000 <br> Fax：813－3－325－0021 | Fax：886－02－26967399 <br> Promate Eectronic Co． <br> Tel：（02）2659－0303 <br> Fax：（02）2658－0988 |
|  |  | REGIONAL SALES |  | EUROPE SALES | ASIA SALES |
|  |  | Midwest <br> Buffalo Grove，IL <br> Tel：（847）215－2560 <br> Fax：（847）215－2702 | Northeast <br> Trevose，PA <br> Tel：（215）638－9617 <br> Fax：（215）638－7326 | WSI－France 2 Voie La Cardon 91126 Palaiseau Cedex，France | WSI－Asia，Ltd． Korea Branch <br> Tel：82－2－761－1281／2 <br> Fax：82－2－761－1283 |
| Corporate Headquarters |  | Western Area <br> Irvine，CA <br> Tel：（949）453－5992 | Woburn，MA <br> Tel：（781）939－7255 <br> Fax：（781）939－7253 | Tel： 33 （1）69－32－01－20 Fax： 33 （1）69－32－02－19 |  |
| Fremont，California 94538－7333 |  | Fax：（949）453－5995 |  |  |  |
| $\begin{aligned} & \text { Tel: 510-656-5400 Fax: 510-657-5916 } \\ & \text { 800-TEAM-WSI (800-832-6974) } \end{aligned}$ |  | Fremont，CA <br> Tel：（510）498－1744 | Dallas，TX <br> Tel：（972）418－2970 |  |  |
| Web Site：waferscale．com |  | Fax：（510）657－5916 | Fax：（972）418－2971 |  |  |


[^0]:    

[^1]:    NOTES: 1 . Calculation is based on the assumption that $\mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}$ (no $\mathrm{I} / \mathrm{O}$ pin loading)
    2. $\mathrm{I}_{\mathrm{CC}}(\mathrm{DC})$ is zero for all ZPSD devices operating in non-turbo mode.
    3. 13 product terms: 8 for EPROM, 3 for Chip Selects, 1 for SRAM, 1 for CSIOPORT.
    4. The $5 \% \mathrm{I} / \mathrm{O}$ access in the conditions section is when the MCU accesses CSIOPORT space.
    5. Standby Mode can also be achieved without using the CSI pin. The ZPSD device will automatically go into Standby while no inputs are changing on any pin, and Turbo Mode is disabled.

[^2]:    *-90 speed available only on Industrial Temperature versions.

[^3]:    *-15 speed available only on ZPSD311V.

[^4]:    三

