

# STSR2P/ STSR2PM

# FORWARD SYNCHRONOUS RECTIFIERS SMART DRIVER

- SUPPLY VOLTAGE RANGE: 4.5V TO 5.5V
- TYPICAL PEAK OUTPUT CURRENT: SOURCE -2A, SINK 3.5A
- OPERATING FREQUENCY: 20 TO 750 KHZ
- SMART TURN-OFF ANTICIPATION TIMING
- OPERATION INDEPENDENT FROM THE FORWARD MAGNETIC RESET TECHNIQUE
- POSSIBILITY TO OPERATE IN DISCONTINUOUS MODE

#### DESCRIPTION

STSR2P Smart Driver IC provides two complementary high current outputs to drive Power Mosfets. The IC is dedicated to properly drive secondary Synchronous Rectifiers in medium power, low output voltage, high efficiency Forward Converters. From a synchronizing clock input, STSR2P generates two driving signals with self-setting of dead time the between complementary pulses. The IC operation prevents shoot-through secondarv side conditions providing proper timing at the outputs turn-off transition. This smart function operates through a fast cycle-after-cycle control logic mechanism based on an internal high frequency oscillator, synchronized by the clock signal. A fixed



anticipation in turning-off the  $OUT_{GATE1}$  with respect to the clock signal transition is provided, while the anticipation in turning off the  $OUT_{GATE2}$ can be set through external components. The adopted transitions revelation mechanism makes circuit operation independent by the forward magnetic reset technique used, avoiding most of the common problems inherent in self-driven synchronous rectifiers. A special Inhibit function allows the shut-off of  $OUT_{GATE2}$ . This feature makes discontinuous conduction mode possible and prevents the freewheeling mosfet from sinking current from the output.

STSR2P automatically turns off the outputs when duty-cycle is lower than 13%, while STSR2PM works even at very low duty-cycle values.



#### SCHEMATIC DIAGRAM

#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol               | Parameter                                                              |                         | Value                   | Unit |  |
|----------------------|------------------------------------------------------------------------|-------------------------|-------------------------|------|--|
| V <sub>CC</sub>      | DC Input Voltage                                                       |                         | -0.3 to 6               | V    |  |
| V <sub>OUTGATE</sub> | Max Gate Drive Output Voltage                                          |                         | -0.3 to $V_{CC}$        | V    |  |
| V <sub>INHIBIT</sub> | Max INHIBIT Voltage (*)                                                |                         | -0.6 to $V_{CC}$        | V    |  |
| V <sub>CK</sub>      | Clock Input Voltage Range (*)                                          |                         | -0.3 to V <sub>CC</sub> | V    |  |
| I <sub>LX</sub>      | Switching Peak Current                                                 |                         | 2                       | A    |  |
| P <sub>TOT</sub>     | Continuous Power Dissipation at T <sub>A</sub> =105°C without heatsink |                         | 270                     | mW   |  |
| ESD                  | Human Body Model                                                       | Pins 1,2, 4, 5, 6, 7, 8 | ±1                      | KV   |  |
|                      |                                                                        | Pin 3                   | ±0.9                    | KV   |  |
| T <sub>stg</sub>     | Storage Temperature Range                                              |                         | -55 to +150             | °C   |  |
| T <sub>op</sub>      | Operating Junction Temperature Range                                   |                         | -40 to +125             | °C   |  |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these condition is not implied. (\*) A higher positive voltage level can be applied to the pin with a resistor which limits the current flowing into the pin to 10mA maximum

#### THERMAL DATA

| Symbol               | Parameter                               | SO-8 | Unit |
|----------------------|-----------------------------------------|------|------|
| R <sub>thj-amb</sub> | Thermal Resistance Junction-case        | 40   | °C/W |
| R <sub>thj-amb</sub> | Thermal Resistance Junction-ambient (*) | 160  | °C/W |

(\*) This value is referred to one layer pcb board with minimum copper connections for the leads. a minimum value of 120 °C/W can be obtained improving thermal conductivity of the board

#### **ORDERING CODES**

| ТҮРЕ    | SO-8      | SO-8 (T&R)   |
|---------|-----------|--------------|
| STSR2P  | STSR2PCD  | STSR2PCD-TR  |
| STSR2PM | STSR2PMCD | STSR2PMCD-TR |

### **CONNECTION DIAGRAM** (top view)



57

#### **PIN DESCRIPTION**

| Pin N° | Symbol               | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|--------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1      | OUT <sub>GATE1</sub> | Gate Drive signal for Rectifier MOSFET. Anticipation $(t_{ANT1})$ in turning off $OUT_{GATE1}$ is provided when the clock input goes to low level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 2      | V <sub>CC</sub>      | The supply voltage range from 4.5V to 5.5V allows applications with logic gate threshold mosfets. UVLO feature guarantees proper start-up while it avoids undesirable driving during eventual dropping of the supply voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 3      | SET <sub>ANT2</sub>  | The voltage on this pin sets the anticipation $(t_{ANT1})$ in turning off the OUT <sub>GATE2</sub> . It is possible to choose among three different anticipation times by discrete partitioning of the supply voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 4      | СК                   | This input provides synchronization for IC's operations, being the transitions<br>between the two output conditions based on a positive threshold, equal for the<br>two slopes. A smart internal control logic mechanism using a 15MHz internal<br>oscillator generates proper anticipation timing at the turn-off of each output. This<br>feature allows safe turn-off of Synchronous Rectifiers avoiding any eventual<br>shoot-through situation on secondary side at both transitions. Smart clock<br>revelation mechanism makes these operations independent by false triggering<br>pulses generated in light load conditions and by particular demagnetization<br>techniques.Absolute maximum voltage rating of the pin can be exceeded limiting<br>the current flowing into the pin to 10mA max. |  |  |  |  |
| 5      | INHIBIT              | This input enables $OUT_{GATE2}$ to work when its voltage is lower than the negative threshold voltage ( $V_{INHIBIT}$ < $V_{H}$ ). If $V_{INHIBIT}$ > $V_{H}$ the $OUT_{GATE2}$ will be high for a minimum conduction time ( $t_{ON(GATE2)}$ ). In typical forward converter application, it is possible to turn off the freewheeling MOSFET when the current through it tends to reverse, allowing discontinuous conduction mode and providing protection to the converter from eventual sinking current from the load. Absolute maximum voltage rating of the pin can be exceeded limiting the current flowing into the pin to 10mA max.                                                                                                                                                            |  |  |  |  |
| 6      | SGLGND               | Reference for all the control logic signals. This pin is completely separated from the PWRGND to prevent eventual disturbances to affect the control logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 7      | OUT <sub>GATE2</sub> | Gate Drive signal for Freewheeling MOSFET. Anticipation [t <sub>ANT2</sub> ] in turning off OUT <sub>GATE2</sub> is provided when the clock input goes to high level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 8      | PWRGND               | Reference for power signals, this pin carries the full peak currents for the two outputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |

# **ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub>=5V, CK= 250kHz, V<sub>INHIBIT</sub> =-200mV, T<sub>J</sub> =-40 to 125°C, unless otherwise specified.)

| Symbol                 | Parameter                                                     | Test Conditions                                 | Min.     | Тур. | Max. | Unit |
|------------------------|---------------------------------------------------------------|-------------------------------------------------|----------|------|------|------|
| SUPPLY IN              | PUT AND UNDER VOLTAG                                          | E LOCK OUT                                      | <b>I</b> | 1    |      |      |
| V <sub>CCON</sub>      | Start Threshold                                               |                                                 |          | 3.8  | 4    | V    |
| V <sub>CCOFF</sub>     | Turn OFF Threshold After<br>Start                             |                                                 | 3.5      | 3.6  |      | V    |
| VZ                     | Zener Voltage                                                 | CK=0V I <sub>Z</sub> = 2mA                      | 5.5      | 5.8  | 6    | V    |
| I <sub>CC</sub>        | Unloaded Supply Current                                       | OUT <sub>GATE1,2</sub> = no load                |          | 22   | 30   | mA   |
|                        |                                                               | CK=0V OUT <sub>GATE1,2</sub> = no load          |          | 3    | 5    |      |
| GATE DRI               | VER OUTPUTS                                                   |                                                 |          |      |      |      |
| V <sub>OL</sub>        | Output Low Voltage                                            | I <sub>OUTGATE1,2</sub> =-200mA                 |          | 0.10 | 0.16 | V    |
| V <sub>OH</sub>        | Output High Voltage                                           | I <sub>OUTGATE1,2</sub> =200mA                  | 4.70     | 4.85 |      | V    |
| I <sub>OUT</sub>       | Output Source Peak<br>Current                                 |                                                 |          | 2    |      | A    |
|                        | Output Sink Peak Current                                      |                                                 |          | 3.5  |      |      |
| R <sub>OUT</sub>       | Output Series Source<br>Resistance                            | I <sub>OUTGATE1,2</sub> =-200mA                 |          | 0.75 | 1.5  | Ω    |
|                        | Output Series Sink<br>Resistance                              | I <sub>OUTGATE1,2</sub> =200mA                  |          | 0.5  | 0.8  |      |
| t <sub>R</sub>         | OUT <sub>GATE1,2</sub> Rise Time                              | C <sub>LOAD</sub> =5nF (Note 1)                 |          | 40   |      | ns   |
| t <sub>F</sub>         | OUT <sub>GATE1,2</sub> Fall Time                              | C <sub>LOAD</sub> =5nF (Note 1)                 |          | 30   |      | ns   |
| t <sub>P1</sub>        | Clock Propagation Delay to<br>Turn ON of OUT <sub>GATE1</sub> | No Load                                         |          | 130  |      | ns   |
| t <sub>P2</sub>        | Clock Propagation Delay to Turn ON of OUT <sub>GATE2</sub>    | No Load                                         |          | 50   |      | ns   |
| TURN-OFF               | ANTICIPATION TIME                                             | 1                                               |          |      |      |      |
| t <sub>ANT1</sub>      | OUT <sub>GATE1</sub> Turn-off<br>Anticipation Time            | No Load                                         |          | 75   |      | ns   |
| t <sub>ANT2</sub>      | OUT <sub>GATE2</sub> Turn-off                                 | $V_{ANT2} = 0$ to $1/3V_{CC}$ ; no load         |          | 75   |      | ns   |
|                        | Anticipation Time                                             | $V_{ANT2} = 1/3V_{CC}$ to $2/3V_{CC}$ ; no load |          | 150  |      |      |
|                        |                                                               | $V_{ANT2} = 2/3V_{CC}$ to $V_{CC}$ ; no load    |          | 225  |      |      |
| I <sub>SETANT2</sub>   | Leakage Current (Note 2)                                      |                                                 | -0.1     |      | 0.1  | μA   |
| INHIBIT O              | UT <sub>GATE2</sub> ENABLE                                    | •                                               | •        |      | •    |      |
| V <sub>H</sub>         | Threshold Voltage                                             | T <sub>J</sub> = 25°C                           | -30      | -25  |      | mV   |
| Ι <sub>Η</sub>         | Leakage Current (Note 2)                                      | V <sub>INHIBIT</sub> = 200mV                    |          | -400 |      | nA   |
|                        |                                                               | V <sub>INHIBIT</sub> = -200mV                   |          |      | 1    | μA   |
| t <sub>ON(GATE2)</sub> | OUT <sub>GATE1</sub> Turn-off<br>Anticipation Time            | V <sub>INHIBIT</sub> = 200mVNo Load             |          | 250  |      | ns   |
| V <sub>CK</sub>        | Reference Voltage                                             | T <sub>.1</sub> = 25°C                          |          | 2.6  | 2.8  | V    |
| I <sub>CK</sub>        | LX Leakage Current                                            |                                                 |          |      | 600  | μA   |
| D <sub>OFF</sub>       | Duty Cycle Shut Down                                          | $T_J = 25^{\circ}C$ for STSR2P                  | 13       | 14   |      | %    |
| 011                    | Duty Cycle Turn ON after<br>Shut Down                         | $T_J = 25^{\circ}C$ for STSR2P                  |          | 18   | 20   |      |
| t <sub>PW</sub>        | Minimum Pulse Width                                           | STSR2PM                                         |          |      | 200  | ns   |

Note1:  $t_R$  is measured between 10% and 90% of the final voltage;  $t_F$  is measured between 90% and 10% on the initial voltage Note2: Parameter guaranteed by design

57

#### TIMING DIAGRAM



#### APPLICATION INFORMATION: STSR2 IN FORWARD CONVERTER SECONDARY SIDE



- NOTES 1) Ceramic Capacitors C1 and C2 must be placed very close to the IC;
- 2) R1 and R2 set the anticipation time by partitioning the  $V_{CC}$  voltage; 3) R3 and R4 is a resistor divider meant to provide the correct CK voltage range;

- 3) K3 and K4 is a resistor divider meant to provide the correct CK Voltage range; 4) R5 limits the current flowing through diode D2 when Freewheeling drain voltage is high; 5) D1 could be necessary to protect INHIBIT pin from negative voltages. 6) D2 could be necessary to protect INHIBIT pin from voltages higher than V<sub>CC</sub> 7) D3 could be necessary to protect CK pin from voltages higher than V<sub>CC</sub>. 8) SGLGND layout trace must not include  $OUT_{GATE1,2}$  current paths. 9) A capacitor in parallel with R4 could be necessary to eliminate turn off voltage spike.



#### **EXAMPLE OF COMPONENTS SELECTION FOR A FORWARD CONVERTER**

Forward Specification:

V<sub>IN</sub>=36-72V

V<sub>OUT</sub>=3.3V

n=Np/Ns=4.5

R<sub>3</sub> and R<sub>4</sub> are calculated assuring a minimum voltage of 2.8V at CK pin. At 36V input, the voltage on the secondary winding is 36/4.5=8V. Choosing  $R_3$ =1.5K $\Omega$ ,  $R_4$  results to be:

$$R_{4} \ge \frac{V_{CK} \times R_{3}}{V_{IN} - I_{CK(2.8)} \times R_{3} - V_{CK}} = 1k\Omega \times \frac{2.8V \times (1.5k\Omega)}{8V - 220\mu A \times 1.5k\Omega - 2.8V} = 862\Omega$$

 $R_4=1k\Omega$  is chosen. At 72V input the current at CK pin is calculated as:

$$I_{CK} = \frac{V_{IN(max)} - V_{CC} - 0.3}{R_3} = \frac{16 - 5 - 0.3}{1.5 k\Omega} = 7.13 \text{mA}$$

This value is below the maximum allowable current flowing into the CK pin (10mA). If the 10mA value is exceeded an external diode connected to V<sub>CC</sub> must be added (D3).

 $R_1$  and  $R_2$  values set the anticipation time for  $OUT_{GATE2}.$  For  $R_1=\infty$  and  $R_2=0,\ t_{ANT2}=75ns;$  for  $R_1=R_2=10k\Omega,\ t_{ANT2}=150ns;$  for  $R_1=0$  and  $R_2=\infty,\ t_{ANT2}=225ns.$ 

The RC group composed by R5 and the parasitic capacitance of Inhibit pin (typically 5pF) delays the signal on Inhibit comparator. This delay must be lower than 200ns. This condition imposes a maximum value for  $R_5$  of about 20k $\Omega$ .

In general a suggested value for  $R_5$  is 10k $\Omega$ . At 72V input, the secondary voltage is 16V, so the maximum current flowing into Inhibit pin is  $16V/10k\Omega = 1.6$  mA which is below the maximum allowable current for the pin (10mA). If the 10mA value is exceeded an external diode (D2) connected to V<sub>CC</sub> must be added.

The maximum negative voltage of -0.6V must be guaranteed for the Inhibit pin. If this negative voltage is exceeded the current must be limited to 50mA. If necessary, a diode (D1) connected to SGLGND can be added to satisfy this specification.

#### INHIBIT OPERATION OF OUT<sub>GATE2</sub> IN DISCONTINUOUS CONDUCTION MODE



## INHIBIT OPERATION OF OUT<sub>GATE2</sub>



NOTE:  $V_{INHIBIT} = +200 \text{mV}$ 



#### **TYPICAL PERFORMANCE CHARACTERISTICS** (unless otherwise specified $T_i = 25^{\circ}C$





Figure 2 : Rise and Fall Time vs Load Capacitor



Figure 3 :  $OUT_{GATE1,2}$  vs Characteristics



**Figure 4 :** Sink-Source ON Resistance vs Temperature



**Figure 5 :** Clock Threshold Voltage vs Temperature



**Figure 6 :** INHIBIT Threshold Voltage vs Temperature



Figure 7 : Supply Current vs Load Capacitor (each output)







Figure 9 :  $T_{ON(GATE2)}$  vs Temperature







Figure 11 : Duty Cycle Turn ON After Shut Down vs Temperature



Figure 12 : Clock Leakage Current vs Clock Voltage



## STSR2P/STSR2PM

|      |           | SO-8 ME | CHANICAL | . DATA |       |       |
|------|-----------|---------|----------|--------|-------|-------|
| DIM. |           | mm.     |          |        | inch  |       |
|      | MIN.      | TYP     | MAX.     | MIN.   | TYP.  | MAX.  |
| А    | 1.35      |         | 1.75     | 0.053  |       | 0.069 |
| A1   | 0.10      |         | 0.25     | 0.04   |       | 0.010 |
| A2   | 1.10      |         | 1.65     | 0.043  |       | 0.065 |
| В    | 0.33      |         | 0.51     | 0.013  |       | 0.020 |
| С    | 0.19      |         | 0.25     | 0.007  |       | 0.010 |
| D    | 4.80      |         | 5.00     | 0.189  |       | 0.197 |
| E    | 3.80      |         | 4.00     | 0.150  |       | 0.157 |
| е    |           | 1.27    |          |        | 0.050 |       |
| Н    | 5.80      |         | 6.20     | 0.228  |       | 0.244 |
| h    | 0.25      |         | 0.50     | 0.010  |       | 0.020 |
| L    | 0.40      |         | 1.27     | 0.016  |       | 0.050 |
| k    | 8° (max.) |         |          |        |       |       |
| ddd  |           |         | 0.1      |        |       | 0.04  |



| DIM  | mm.  |     |      | inch  |      |        |
|------|------|-----|------|-------|------|--------|
| DIM. | MIN. | ТҮР | MAX. | MIN.  | TYP. | MAX.   |
| А    |      |     | 330  |       |      | 12.992 |
| С    | 12.8 |     | 13.2 | 0.504 |      | 0.519  |
| D    | 20.2 |     |      | 0.795 |      |        |
| Ν    | 60   |     |      | 2.362 |      |        |
| Т    |      |     | 22.4 |       |      | 0.882  |
| Ao   | 8.1  |     | 8.5  | 0.319 |      | 0.335  |
| Во   | 5.5  |     | 5.9  | 0.216 |      | 0.232  |
| Ko   | 2.1  |     | 2.3  | 0.082 |      | 0.090  |
| Po   | 3.9  |     | 4.1  | 0.153 |      | 0.161  |
| Р    | 7.9  |     | 8.1  | 0.311 |      | 0.319  |





11/12

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics All other names are the property of their respective owners

© 2003 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. http://www.st.com

57