Data Sheet
ANALOG INPUT
Figure 28 shows an equivalent circuit of the input structure of
the AD7687.
The two diodes, D1 and D2, provide ESD protection for the
analog inputs IN+ and IN−. Care must be taken to ensure that
the analog input signal never exceeds the supply rails by more
than 0.3 V because this causes these diodes to begin to forward-
bias and start conducting current. These diodes can handle a
forward-biased current of 130 mA maximum. For instance,
these conditions could eventually occur when the input buffer’s
(U1) supplies are different from VDD. In such a case, an input
buffer with a short-circuit current limitation can be used to
protect the part.
VDD
IN+
OR IN–
GND
D1
CPIN
D2
RIN
CIN
Figure 28. Equivalent Analog Input Circuit
The analog input structure allows the sampling of the true
differential signal between IN+ and IN−. By using these
differential inputs, signals common to both inputs are rejected,
as shown in Figure 29, which represents the typical CMRR over
frequency.
90
VDD = 5V
80
VDD = 2.5V
70
60
50
40
1
10
100
FREQUENCY (kHz)
Figure 29. Analog Input CMRR vs. Frequency
1000
AD7687
During the acquisition phase, the impedance of the analog
inputs (IN+ or IN−) can be modeled as a parallel combination
of capacitor, CPIN, and the network formed by the series
connection of RIN and CIN. CPIN is primarily the pin capacitance.
RIN is typically 3 kΩ and is a lumped component made up of
some serial resistors and the on resistance of the switches. CIN is
typically 30 pF and is mainly the ADC sampling capacitor.
During the conversion phase, where the switches are opened,
the input impedance is limited to CPIN. RIN and CIN make a
1-pole, low-pass filter that reduces undesirable aliasing effects
and limits the noise.
When the source impedance of the driving circuit is low, the
AD7687 can be driven directly. Large source impedances
significantly affect the ac performance, especially total
harmonic distortion (THD). The dc performances are less
sensitive to the input impedance. The maximum source
impedance depends on the amount of THD that can be
tolerated. The THD degrades as a function of the source
impedance and the maximum input frequency, as shown in
Figure 30.
–60
–70
–80
–90
RS = 250Ω
–100
RS = 100Ω
–110
RS = 50Ω
–120 RS = 33Ω
0
25
50
75
100
FREQUENCY (kHz)
Figure 30. THD vs. Analog Input Frequency and Source Resistance
Rev. C | Page 15 of 28