DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

IDT7026L25GI(2015) Ver la hoja de datos (PDF) - Integrated Device Technology

Número de pieza
componentes Descripción
Fabricante
IDT7026L25GI
(Rev.:2015)
IDT
Integrated Device Technology 
IDT7026L25GI Datasheet PDF : 18 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
IDT7026S/L
High-Speed 16K x 16 Dual-Port Static RAM
WAVEFORM OF READ CYCLES(5)
tRC
ADDR
tAA (4)
CE
tACE (4)
tAOE (4)
OE
UB, LB
tABE (4)
Military, Industrial and Commercial Temperature Ranges
R/W
DATAOUT
tLZ (1)
tOH
VALID DATA (4)
tHZ (2)
BUSYOUT
tBDD (3, 4)
2939 drw 06
NOTES:
1. Timing depends on which signal is asserted last, OE, CE, LB, or UB.
2. Timing depends on which signal is de-asserted first CE, OE, LB, or UB.
3. tBDD delay is required only in cases where the opposite port is completing a write operation to the same address location. For simultaneous read operations BUSY
has no relation to valid output data.
4. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA or tBDD.
5. SEM = VIH.
Timing of Power-Up Power-Down
CE
tPU
ICC
50%
ISB
tPD
50%
,
2939 drw 07
6.842

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]