PRODUCT INFORMATION

### **Description**

The Raytheon RMPA39200 is a high efficiency power amplifier designed for use in point to point radio, point to multi-point communications, LMDS and other millimeter wave applications. The RMPA39200 is a 3-stage GaAs MMIC amplifier utilizing Raytheon's advanced 0.15µm gate length Power PHEMT process and can be used in conjunction with other driver or power amplifiers to achieve the required total power output.

### **Features**

- ◆ 19 dB small signal gain (typ.)
- 32 dBm power out (typ.)
- Circuit contains individual source vias
- ◆ Chip Size 4.28 mm x 3.19 mm



## Absolute Maximum Ratings

| Parameter                                | Symbol | Value       | Unit  |
|------------------------------------------|--------|-------------|-------|
| Positive DC Voltage (+5 V Typical)       | Vd     | + 6         | Volts |
| Negative DC Voltage                      | Vg     | - 2         | Volts |
| Simultaneous (Vd - Vg)                   | Vdg    | + 8         | Volts |
| Positive DC Current                      | ld     | 2352        | mA    |
| RF Input Power (from 50 $\Omega$ source) | Pin    | 20          | dBm   |
| Operating Base plate Temperature         | Tc     | -30 to +85  | °C    |
| Storage Temperature Range                | Tstg   | -55 to +125 | °C    |
| Thermal Resistance (Channel to Backside) | Rjc    | 8           | °C/W  |

### 

(At 25°C) 50  $\Omega$  system, Vd=+5 V, Quiescent current (Idq) = 1600 mA

| Parameter                                                                      | Min      | Тур      | Max | Unit       |
|--------------------------------------------------------------------------------|----------|----------|-----|------------|
| Frequency Range                                                                | 37       |          | 40  | GHz        |
| Gate Supply Voltage (Vg) <sup>1</sup>                                          |          | -0.2     |     | V          |
| Gain Small Signal<br>(f=37-38.5 GHz)<br>(f=38.5-40 GHz)<br>(Pin=0 dBm)         | 17<br>16 | 19<br>17 |     | dB<br>dB   |
| Gain Variation vs.<br>Frequency                                                |          | +/-1.5   |     | dB         |
| Power Output<br>at 1 dB Compression<br>(f=37-38.5 GHz)<br>(f=38.5-40 GHz)      |          | 31<br>30 |     | dBm<br>dBm |
| Power Output Saturated:<br>(f=37-38.5 GHz)<br>(f=38.5-40 GHz)<br>(Pin=+16 dBm) | 31<br>30 | 32<br>31 |     | dBm<br>dBm |
|                                                                                |          |          |     |            |

| Parameter                                | Min | Тур  | Max | Unit |
|------------------------------------------|-----|------|-----|------|
| Drain Current<br>at Pin=0 dBm            |     | 1600 |     | mA   |
| Drain Current<br>at P1 dB Compression    |     | 1700 |     | mA   |
| Power Added Efficiency<br>(PAE) at P1dB  |     | 17   |     | %    |
| OIP3 (17 dBm/Tone)<br>(10 MHz Tone Sep.) |     | 37   |     | dBm  |
| Input Return Loss<br>(Pin=0 dBm)         |     | 10   |     | dB   |
| Output Return Loss<br>(Pin=0 dBm)        |     | 10   |     | dB   |
|                                          |     |      |     |      |
|                                          |     |      |     |      |

#### Note

1. Typical range of the negative gate voltages is -0.5 to 0.0V to set typical Idq of 1600 mA.

PRODUCT INFORMATION

# Application Information

#### **CAUTION: THIS IS AN ESD SENSITIVE DEVICE**

Chip carrier material should be selected to have GaAs compatible thermal coefficient of expansion and high thermal conductivity such as copper molybdenum or copper tungsten. The chip carrier should be machined, finished flat, plated with gold over nickel and should be capable of withstanding 325°C for 15 minutes.

Die attachment for power devices should utilize Gold/Tin (80/20) eutectic alloy solder and should avoid hydrogen environment for PHEMT devices. Note that the backside of the chip is gold plated and is used as RF and DC Ground.

These GaAs devices should be handled with care and stored in dry nitrogen environment to prevent contamination of bonding surfaces. These are ESD sensitive devices and should be handled with appropriate precaution including the use of wrist-grounding straps. All die attach and wire/ribbon bond equipment must be well grounded to prevent static discharges through the device.

Recommended wire bonding uses 3 mils wide and 0.5 mil thick gold ribbon with lengths as short as practical allowing for appropriate stress relief. The RF input and output bonds should be typically 0.012" long corresponding to a typical 2 mil gap between the chip and the substrate material.

#### Figure 1 Functional Block Diagram



Figure 2 Chip Layout and Bond Pad Locations

(Chip Size=4.282 mm x 3.194 mm x 50 um. Back of Chip is RF and DC Ground)

Dimensions in mm



PRODUCT INFORMATION

Figure 3

Recommended
Application Schematic
Circuit Diagram



Figure 4
Recommended
Assembly and
Bonding Diagram



#### Note:

Use 0.003" x 0.0005" Gold Ribbon for bonding. RF input and output bonds should be less than 0.015" long with stress relief. Vd should be biased from 1 supply on both sides as shown.Vg can be biased from either or both sides from 1 supply.

PRODUCT INFORMATION

#### Recommended Procedure for Biasing and Operation

# CAUTION: LOSS OF GATE VOLTAGE (Vg) WHILE DRAIN VOLTAGE (Vd) IS PRESENT MAY DAMAGE THE AMPLIFIER CHIP.

The following sequence of steps must be followed to properly test the amplifier:

- Step 1: Turn off RF input power.
- **Step 2:** Connect the DC supply grounds to the ground of the chip carrier. Slowly apply negative gate bias supply voltage of -1.5 V to Vg.
- **Step 3:** Slowly apply positive drain bias supply voltage of +5 V to Vd.
- **Step 4:** Adjust gate bias voltage to set the quiescent current of Idg=1600 mA.
- **Step 5:** After the bias condition is established, the RF input signal may now be applied at the appropriate frequency band.
- Step 6: Follow turn-off sequence of:
  - (i) Turn off RF input power.
  - (ii) Turn down and off drain voltage (Vd).
  - (iii) Turn down and off gate bias voltage (Vg).

#### Note:

An example auto bias sequencing circuit to apply negative gate voltage and positive drain voltage for the above procedure is shown below.



PRODUCT INFORMATION

### Performance Data



# RMPA39200 Power and LS Gain @ P1dB Vs. Frequency Bias Vd=5 V, Id=1600 mA, T=25°C



PRODUCT INFORMATION

### Performance Data



## RMPA39200 OIP3 Vs. Pout/Tone Vd=5V ldq=1600mA T= 25°C 10 MHz Tone Sep

