DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

HIP4083 データシートの表示(PDF) - Intersil

部品番号
コンポーネント説明
メーカー
HIP4083 Datasheet PDF : 10 Pages
1 2 3 4 5 6 7 8 9 10
HIP4083
Typical Application: High Side Switch
REFRESH
BOOT STRAP CAPACITOR
AND DIODE REQUIRED 80V
12V
MICRO-
PROCESSOR
DIS
AHI
BHI
CHI
HIP4083
AHO
BHO
CHO
GND
LIGHT
Pin Descriptions
PIN
NUMBER
6
11
16
SYMBOL
AHB
BHB
CHB
(xHB)
1
AHI
2
BHI
3
CHI
(xHI)
5
VSS
13
UVLO
4
DIS
7
AHO
10
BHO
15
CHO
(xHO)
8
AHS
9
BHS
14
CHS
(xHS)
12
VDD
DESCRIPTION
Gate driver supplies. One external bootstrap diode and one capacitor are required for each. The bootstrap diode
and capacitor may be omitted when the HIP4083 is used to drive the lower gates in three phase full bridge
applications. In this case, tie all three xHB pins to VDD and tie the xHS pins to the sources of the lower FETs. In
full bridge applications, the lower FETs must be turned on first at start up to refresh the bootstrap capacitors. In
high side switch applications, the load will keep xHS low and refresh should happen automatically at start up.
Logic level inputs. Logic at these three pins controls the three output drivers, AHO, BHO and CHO. When xHI is
low, xHO is high. When xHI is high, xHO is low. DIS (Disable) overrides all input signals. xHI can be driven by
signal levels of 0V to 15V (no greater than VDD).
Chip ground.
Undervoltage setting. A resistor can be connected between this pin and VSS to program the under voltage set
point - see Figure 7. With this pin not connected the undervoltage set point is typically 7V. When this pin is tied to
VDD, the undervoltage set point is typically 6.2V.
Disable input. Logic level input that when taken high sets all three outputs low. DIS high overrides all other inputs.
When DIS is taken low the outputs are controlled by the other inputs. DIS can be driven by signal levels of 0V to
15V (no greater than VDD).
Gate connections. Connect to the gates of the power MOSFETs in each phase.
MOSFET source connection. Connect the sources of the power MOSFETs and the negative side of the bootstrap
capacitors to these pins. In high side switch applications, 2mA of current will flow out of these pins into the load
when the upper FETs are off. This current is necessary to guarantee that the upper FETs stay off. This current
tends to pull xHS high. For proper refresh, the load must pull the voltage on xHS down to at least 7V below VDD.
For example, when VDD = 12V, xHS must be pulled down to 5V. Therefore, the minimum load necessary for
proper refresh is given by the following equation: RMIN = 5V/2mA = 2.5k. So in this case, if the load has an
impedance less than 5k, refresh will happen automatically at start up.
Positive supply rail. Bypass this pin to VSS with a capacitor >1µF. In applications where the bus voltage and chip
VDD are at the same potential, it is a good idea to run a separate line from the supply to each. This greatly
simplifies the filtering requirements.
4

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]