DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

QL8025-7PS484C 데이터 시트보기 (PDF) - QuickLogic Corporation

부품명
상세내역
제조사
QL8025-7PS484C Datasheet PDF : 49 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
(FOLSVH,, )DPLO\ 'DWD 6KHHW 5HY %
3URJUDPPDEOH :HDN 3XOO'RZQ
A programmable Weak Pull-Down resistor is available on each I/O. The I/O Weak Pull-Down
eliminates the need for external pull down resistors for used I/Os. The spec for pull-down current
is maximum of 150 µA under worst case condition.
I/O Output Logic
PAD
)LJXUH  3URJUDPPDEOH ,2 :HDN 3XOO'RZQ
&ORFN 1HWZRUNV
*OREDO &ORFNV
There are a maximum of eight global clock networks in each Eclipse-II device. Global clocks can
drive logic cells and I/O registers, ECUs, and RAM blocks in the device. All global clocks have
access to a Quad Net (local clock network) connection with a programmable connection to the
logic cell’s register clock input.
Preliminary ‹  4XLFN/RJLF &RUSRUDWLRQ
ZZZTXLFNORJLFFRP ‡‡‡‡‡‡


Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]