DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD7298-1BCPZ-RL 데이터 시트보기 (PDF) - Analog Devices

부품명
상세내역
제조사
AD7298-1BCPZ-RL
ADI
Analog Devices 
AD7298-1BCPZ-RL Datasheet PDF : 24 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
AD7298-1
CS
SCLK
DOUT
DIN
1
10
16
INVALID DATA
DATA WRITTEN TO CONTROL
REGISTER CH0, CH1, AND CH2
SELECTED: REPEAT = 1
1
16
INVALID DATA
NO WRITE TO THE
CONTROL REGISTER
1
16
CONVERSION RESULT
FOR CHANNEL 0
NO WRITE TO THE
CONTROL REGISTER
CS
SCLK
DOUT
1
16
CONVERSION RESULT
FOR CHANNEL 1
1
16
CONVERSION RESULT
FOR CHANNEL 2
1
16
CONVERSION RESULT
FOR CHANNEL 0
DIN
NO WRITE TO THE
CONTROL REGISTER
NO WRITE TO THE
CONTROL REGISTER
NO WRITE TO THE
CONTROL REGISTER
Figure 25. Configuring a Conversion and Read in Repeat Mode
REPEAT OPERATION
The REPEAT bit in the control register allows the user to select
a sequence of channels on which the AD7298-1 continuously
converts. When the REPEAT bit is set in the control register, the
AD7298-1 continuously cycles through the selected channels in
ascending order, beginning with the lowest channel and converting
all channels selected in the control register. On completion of
the sequence, the AD7298-1 returns to the first selected channel
in the control register and recommences the sequence.
The conversion sequence of the selected channels in the repeat
mode of operation continues until the control register of the
AD7298-1 is reprogrammed. It is not necessary to write to the
control register once a repeat operation is initiated unless a change
in the AD7298-1 configuration is required. The WRITE bit
must be set to zero, or the DIN line tied low to ensure that the
control register is not accidentally overwritten or the automatic
conversion sequence interrupted.
A write to the control register during the repeat mode of operation
resets the cycle even if the selected channels are unchanged.
Thus, the next conversion by the AD7298-1 after a write
operation will be the first selected channel in the sequence.
To select a sequence of channels, the associated channel bit
must be set to a logic high state (1) for each analog input whose
conversion is required. For example, if the REPEAT bit = 1, then
CH0, CH1, and CH2 = 1. The VIN0 analog input is converted on
the first CS falling edge following the write to the control register,
the VIN1 channel is converted on the subsequent CS falling edge,
and the VIN0 conversion result is available for reading. The third
CS falling edge following the write operation initiates a conversion
on VIN2 and has the VIN1 result available for reading. The AD7298-1
operates with one cycle latency, therefore the conversion result
corresponding to each conversion is available one serial read
cycle after the cycle in which the conversion is initiated.
This mode of operation simplifies the operation of the device by
allowing consecutive channels to be converted without having
to reprogram the control register or write to the part on each
serial transfer. Figure 25 illustrates how to set up the AD7298-1
to continuously convert on a particular sequence of channels.
To exit the repeat mode of operation and revert to the traditional
mode of operation of a multichannel ADC, ensure that the
REPEAT bit = 0 on the next serial write.
Rev. A | Page 17 of 24

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]