DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD1853 View Datasheet(PDF) - Analog Devices

Part Name
Description
Manufacturer
AD1853 Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AD1853
PIN FUNCTION DESCRIPTIONS
Pin Input/Output Pin Name Description
1
I
2
I
3
I
4
I
5
I
6
I
7
I
8
O
9
I
10
I
11
I
12
O
13
O
14
O
15
I
16
O
17
O
18
I
19
O
20
I
21
I
22
O
23
I
24
I
25
I
26
I
27
I
28
I
DGND
Digital Ground.
MCLK
Master Clock Input. Connect to an external clock source. See Table II for allowable
frequencies.
CLATCH Latch input for control data. This input is rising-edge sensitive.
CCLK
Control clock input for control data. Control input data must be valid on the rising edge
of CCLK. CCLK may be continuous or gated.
CDATA
Serial control input, MSB first, containing 16 bits of unsigned data. Used for specifying
control information and channel-specific attenuation.
INT4×
Assert HI to select interpolation ratio of 4×, for use with double-speed inputs (88 kHz or
INT2×
ZEROR
E DEEMP
T IREF
AGND
OUTL+
E OUTL–
FILTR
L FCR
OUTR–
OUTR+
AVDD
O FILTB
IDPM1
IDPM0
S ZEROL
MUTE
RST
BL/RCLK
OBCLK
96 kHz). Assert LO to select 8× interpolation ratio.
Assert HI to select interpolation ratio of 2×, for quad-speed inputs (176 kHz or 192 kHz).
Assert LO to select 8× interpolation ratio.
Right Channel Zero Flag Output. This pin goes HI when Right Channel has no signal
input for more than 1024 LR Clock Cycles.
De-Emphasis. Digital de-emphasis is enabled when this input signal is HI. This is used to
impose a 50 µs/15 µs response characteristic on the output audio spectrum at an assumed
44.1 kHz sample rate. Curves for 32 kHz and 48 kHz sample rates may be selected via
SPI control register.
Connection point for external bias resistor. Voltage held at VREF.
Analog Ground.
Left Channel Positive line level analog output.
Left Channel Negative line level analog output.
Voltage Reference Filter Capacitor Connection. Bypass and decouple the voltage refer-
ence with parallel 10 µF and 0.1 µF capacitors to the AGND (Pin 11).
Filter cap return pin for cap connected to FILTB (Pin 19).
Right Channel Negative line level analog output.
Right Channel Positive line level analog output.
Analog Power Supply. Connect to analog +5 V supply.
Filter Capacitor connection, connect 10 µF capacitor to FCR (Pin 15).
Input serial data port mode control one. With IDPM0, defines one of four serial modes.
Input serial data port mode control zero. With IDPM1, defines one of four serial modes.
Left Channel Zero Flag output. This pin goes HI when Left Channel has no signal input
for more than 1024 LR Clock Cycles.
Mute. Assert HI to mute both stereo analog outputs. Deassert LO for normal operation.
Reset. The AD1853 is placed in a reset state when this pin is held LO. The AD1853 is
reset on the rising edge of this signal. The serial control port registers are reset to the
default values. Connect HI for normal operation.
Left/Right clock input for input data. Must run continuously.
Bit clock input for input data.
SDATA
Serial input, MSB first, containing two channels of 16/18/20/24 bit twos-complement
data.
DVDD
Digital Power Supply Connect to digital +5 V supply.
REV. A
–5–

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]