DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MAX31785 View Datasheet(PDF) - Maxim Integrated

Part Name
Description
Manufacturer
MAX31785
MaximIC
Maxim Integrated MaximIC
MAX31785 Datasheet PDF : 48 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
6-Channel Intelligent Fan Controller
Pin Description (continued)
PIN
NAME
FUNCTION
20
PWM3
Fan PWM Output #3. CMOS push-pull output. Low when the fan is disabled. A 100% duty cycle
implies this pin is continuously high.
22
REG18
Regulator for Low-Voltage Digital Circuitry. Bypass REG18 to VSS with 1FF and 10nF capacitors. Do
not connect other circuitry to this pin.
23
TACH3 Fan Tachometer Input
24
PWM2
Fan PWM Output #2. CMOS push-pull output. Low when the fan is disabled. A 100% duty cycle
implies this pin is continuously high.
25
TACH2 Fan Tachometer Input
26
PWM1
Fan PWM Output #1. CMOS push-pull output. Low when the fan is disabled. A 100% duty cycle
implies this pin is continuously high.
27
TACH1 Fan Tachometer Input
28
PWM0
Fan PWM Output #0. CMOS push-pull output. Low when the fan is disabled. A 100% duty cycle
implies this pin is continuously high.
29
REG25
Regulator for Analog Circuitry. Bypass REG25 to VSS with 1FF and 10nF capacitors. Do not connect
other circuitry to this pin.
30
TACH0 Fan Tachometer Input
31
SDA
I2C/SMBus-Compatible Input/Output
32
SCL
I2C/SMBus-Compatible Clock Input
33
A0
SMBus Address 0 Input. This pin is sampled on device power-up to determine the SMBus address;
connect a 100kI resistor from this pin to either VSS or VDD to set the address.
Active-Low, Open-Drain Fault Input/Output. If enabled with the MFR_FAULT_RESPONSE command, this
pin is asserted during a fault condition (fan speed, overtemperature, overvoltage, or undervoltage). Also,
34
FAULT
if enabled with the MFR_FAULT_RESPONSE command, this pin is monitored and when it is asserted the
fans can be configured to be forced to 100% PWM duty cycle. This pin is used to provide hardware fault
control across multiple devices. This output is unconditionally deasserted when RST is asserted or the
device is power cycled. This pin has a 50Fs deglitch filter.
Global Fan-Off Control. When this pin is connected low, all fans are forced off (other functionality
35
CONTROL remains active). When this pin is connected high (or left open circuit), fans operate normally. This pin
has a 50Fs deglitch filter and contains a weak pullup.
SMBus Address 1 Input/Dual Tach-Select Output. This dual-function pin is sampled on device
37
A1/
power-up to determine the SMBus address; connect a 100kI resistor from this pin to either VSS or
TACHSEL VDD to set the address. After device power-up, this pin becomes an output that selects between two
tachometers in dual-fan applications.
38
ALERT Active-Low, Open-Drain Alert Output
39
RS-5 Ground Reference for Thermal Diode or Remote Voltage ADC5 Measurement
40
RS+5 Thermal Diode or Remote Voltage ADC Input, Measurement Relative to RS-5
EP
Exposed Pad (Bottom Side of Package). Connect EP to VSS.
Note: All pins except VDD, VSS, REG18, REG25, ADC, and the EP are high impedance with a 50µA pullup during device power-up
and reset. After device reset, the weak pullup is removed, and the pin is configured as input or output.
11

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]