DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

89C1632RPQH-20 View Datasheet(PDF) - MAXWELL TECHNOLOGIES

Part Name
Description
Manufacturer
89C1632RPQH-20
Maxwell
MAXWELL TECHNOLOGIES Maxwell
89C1632RPQH-20 Datasheet PDF : 13 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
16 Megabit (512K x 32-Bit) MCM SRAM
89C1632
FIGURE 6. TIMING WAVEFORM OF WRITE CYCLE (3) (CS CONTROLLED)
1. All write cycle timing is referenced from the last valid address to the first transition address.
2. A write occurs during the overlap of a low CS and WE. A write begins at the latest transition CS going low and WE going low.
A write ends at the earliest transition CS going high or WE going high. tWP is measured from the beginning of write to the end
of write.
3. tCW is measured from the later of CS going low to end of write.
4. tAS is measured from the address valid to the beginning of write.
5. tWR is measured from the end of write to the address change. tWR applied in case a write ends as CS or WE going high.
6. If OE, CS and WE are in the Read Mode during this period, the I/O pins are in the output low-Z state. Inputs of opposite phase
of the output must not be applied because bus contention can occur.
7. For common I/O applications, minimization of elimination of bus contention conditions is necessary during read and write
cycle.
8. If CS foes low simultaneously with WE going or after WE going low, the outputs remain high impedance state.
9. DOUT is the read data of the new address.
10.When CS is low, I/O pins are in the output state. The input signals in the opposite phase leading to the output should not
be applied.
1000558
12.20.01 Rev 1
All data sheets are subject to change without notice 9
©2001 Maxwell Technologies.
All rights reserved.

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]