DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

56F8135(2007) View Datasheet(PDF) - Freescale Semiconductor

Part Name
Description
Manufacturer
56F8135
(Rev.:2007)
Freescale
Freescale Semiconductor Freescale
56F8135 Datasheet PDF : 160 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Table of Contents
Part 1: Overview . . . . . . . . . . . . . . . . . . . . . . . 5
1.1. 56F8335/56F8135 Features . . . . . . . . . . . . . . .5
1.2. Device Description . . . . . . . . . . . . . . . . . . . . . 7
1.3. Award-Winning Development Environment . . .9
1.4. Architecture Block Diagram . . . . . . . . . . . . . . . 9
1.5. Product Documentation . . . . . . . . . . . . . . . . . 12
1.6. Data Sheet Conventions . . . . . . . . . . . . . . . . 13
Part 2: Signal/Connection Descriptions . . 14
2.1. Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . 14
2.2. Signal Pins . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Part 3: On-Chip Clock Synthesis (OCCS) . 33
3.1. Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . 33
3.2. External Clock Operation . . . . . . . . . . . . . . . 33
3.3. Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
Part 4: Memory Map. . . . . . . . . . . . . . . . . . . 35
4.1. Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . 35
4.2. Program Map. . . . . . . . . . . . . . . . . . . . . . . . . 36
4.3. Interrupt Vector Table . . . . . . . . . . . . . . . . . . .37
4.4. Data Map . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
4.5. Flash Memory Map . . . . . . . . . . . . . . . . . . . . 42
4.6. EOnCE Memory Map . . . . . . . . . . . . . . . . . . .43
4.7. Peripheral Memory Mapped Registers . . . . . .44
4.8. Factory Programmed Memory. . . . . . . . . . . . 71
Part 5: Interrupt Controller (ITCN) . . . . . . . . 71
5.1. Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . 71
5.2. Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71
5.3. Functional Description . . . . . . . . . . . . . . . . . . 71
5.4. Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . 73
5.5. Operating Modes . . . . . . . . . . . . . . . . . . . . . . 73
5.6. Register Descriptions . . . . . . . . . . . . . . . . . . .74
5.7. Resets . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .99
Part 6: System Integration Module (SIM) . 100
6.1. Introduction . . . . . . . . . . . . . . . . . . . . . . . . . 100
6.2. Features . . . . . . . . . . . . . . . . . . . . . . . . . . . 100
6.3. Operating Modes . . . . . . . . . . . . . . . . . . . . . 101
6.4. Operating Mode Register . . . . . . . . . . . . . . 101
6.5. Register Descriptions . . . . . . . . . . . . . . . . . 102
6.6. Clock Generation Overview. . . . . . . . . . . . . 114
6.7. Power-Down Modes Overview . . . . . . . . . . 115
6.8. Stop and Wait Mode Disable Function . . . . 116
6.9. Resets . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 116
Part 7: Security Features . . . . . . . . . . . . . 117
7.1. Operation with Security Enabled . . . . . . . . .117
7.2. Flash Access Blocking Mechanisms . . . . . .117
Part 8: General Purpose Input/Output
(GPIO) . . . . . . . . . . . . . . . . . . . . . . 120
8.1. Introduction . . . . . . . . . . . . . . . . . . . . . . . . . 120
8.2. Memory Maps . . . . . . . . . . . . . . . . . . . . . . . 120
8.3. Configuration . . . . . . . . . . . . . . . . . . . . . . . . 120
Part 9: Joint Test Action Group (JTAG) . . 125
9.1. JTAG Information . . . . . . . . . . . . . . . . . . . . 125
Part 10: Specifications. . . . . . . . . . . . . . . . 126
10.1. General Characteristics. . . . . . . . . . . . . . . 126
10.2. DC Electrical Characteristics. . . . . . . . . . . 130
10.3. AC Electrical Characteristics . . . . . . . . . . . 134
10.4. Flash Memory Characteristics . . . . . . . . . . 134
10.5. External Clock Operation Timing . . . . . . . 135
10.6. Phase Locked Loop Timing. . . . . . . . . . . . 135
10.7. Crystal Oscillator Timing . . . . . . . . . . . . . . 136
10.8. Reset, Stop, Wait, Mode Select
and Interrupt Timing . . . . . . . . . . . 136
10.9. Serial Peripheral Interface (SPI) Timing . . . 138
10.10. Quad Timer Timing . . . . . . . . . . . . . . . . . 142
10.11. Quadrature Decoder Timing . . . . . . . . . . . 142
10.12. Serial Communication Interface
(SCI) Timing . . . . . . . . . . . . . . . . . 143
10.13. Controller Area Network (CAN) Timing . . 144
10.14. JTAG Timing . . . . . . . . . . . . . . . . . . . . . . 144
10.15. Analog-to-Digital Converter (
ADC) Parameters . . . . . . . . . . . . . 146
10.16. Equivalent Circuit for ADC Inputs . . . . . . 148
10.17. Power Consumption . . . . . . . . . . . . . . . . 149
Part 11: Packaging . . . . . . . . . . . . . . . . . . 152
11.1. 56F8335 Package and
Pin-Out Information . . . . . . . . . . . . 152
11.2. 56F8135 Package and
Pin-Out Information . . . . . . . . . . . . 155
Part 12: Design Considerations . . . . . . . . 159
12.1. Thermal Design Considerations . . . . . . . . . 159
12.2. Electrical Design Considerations . . . . . . . 159
12.3. Power Distribution and I/O Ring
Implementation . . . . . . . . . . . . . . . 159
Part 13: Ordering Information . . . . . . . . . . 159
56F8335 Technical Data, Rev. 5
4
Freescale Semiconductor
Preliminary

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]