DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

DSP56362 View Datasheet(PDF) - Freescale Semiconductor

Part Name
Description
Manufacturer
DSP56362
Freescale
Freescale Semiconductor Freescale
DSP56362 Datasheet PDF : 152 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Ground
2.3 Ground
Table 2-3 Grounds
Ground Name
Description
GNDP
GNDP1
GNDQ (4)
GNDA (4)
GNDD (4)
GNDC (2)
GNDH
GNDS (2)
PLL Ground—GNDP is a ground dedicated for PLL use. The connection should be provided with an
extremely low-impedance path to ground. VCCP should be bypassed to GNDP by a 0.47 µF capacitor
located as close as possible to the chip package. There is one GNDP connection.
PLL Ground 1—GNDP1 is a ground dedicated for PLL use. The connection should be provided with an
extremely low-impedance path to ground. There is one GNDP1 connection.
Quiet Ground—GNDQ is an isolated ground for the internal processing logic. This connection must be
tied externally to all other chip ground connections. The user must provide adequate external decoupling
capacitors. There are four GNDQ connections.
Address Bus Ground—GNDA is an isolated ground for sections of the address bus I/O drivers. This
connection must be tied externally to all other chip ground connections. The user must provide adequate
external decoupling capacitors. There are four GNDA connections.
Data Bus Ground—GNDD is an isolated ground for sections of the data bus I/O drivers. This connection
must be tied externally to all other chip ground connections. The user must provide adequate external
decoupling capacitors. There are four GNDD connections.
Bus Control Ground—GNDC is an isolated ground for the bus control I/O drivers. This connection must
be tied externally to all other chip ground connections. The user must provide adequate external
decoupling capacitors. There are two GNDC connections.
Host Ground—GNDH is an isolated ground for the HDI08 I/O drivers. This connection must be tied
externally to all other chip ground connections. The user must provide adequate external decoupling
capacitors. There is one GNDH connection.
SHI, ESAI, DAX, and Timer Ground—GNDS is an isolated ground for the SHI, ESAI, DAX, and Timer
I/O drivers. This connection must be tied externally to all other chip ground connections. The user must
provide adequate external decoupling capacitors. There are two GNDS connections.
2.4 Clock and PLL
Table 2-4 Clock and PLL Signals
Signal Name Type State during Reset
Signal Description
EXTAL
Input
Input
External Clock Input—An external clock source must be connected to EXTAL
in order to supply the clock to the internal clock generator and PLL.
This input cannot tolerate 5V.
CLKOUT Output
Chip-Driven
Clock Output—CLKOUT provides an output clock synchronized to the internal
core clock phase.
If the PLL is enabled and both the multiplication and division factors equal one,
then CLKOUT is also synchronized to EXTAL.
If the PLL is disabled, the CLKOUT frequency is half the frequency of EXTAL.
CLKOUT is not functional at frequencies of 100 MHz and above.
DSP56362 Technical Data, Rev. 4
2-4
Freescale Semiconductor

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]