Preliminary Spec.
Specifications subject to
change without notice.
MITSUBISHI LSIs
MH16V6445BWJ -5, -6
HYPER PAGE MODE 1073741824 - BIT ( 16777216 - WORD BY 64 - BIT ) DYNAMIC RAM
Read and Refresh Cycles
Symbol
Parameter
tRC
Read cycle time
tRAS /RAS low pulse width
tCAS /CAS low pulse width
tCSH
tRSH
/CAS hold time after /RAS low
/RAS hold time after /CAS low
tRCS Read Setup time after /CAS high
tRCH Read hold time after /CAS low
tRRH Read hold time after /RAS low
tRAL Column address to /RAS hold time
tCAL Column address to /CAS hold time
tORH /RAS hold time after /OE low
tOCH /CAS hold time after /OE low
Note 22: Either tRCH or tRRH must be satisfied for a read cycle.
(Note 22)
(Note 22)
Limits
-5
-6
Min
Max
Min
Max
84
104
50
10000
60
10000
8
10000
10
10000
35
48
13
15
0
0
0
0
0
0
25
30
13
18
13
15
13
15
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Write Cycle (Early Write and Delayed Write)
Symbol
Parameter
Limits
-5
-6
Unit
tWC
Write cycle time
Min
Max
Min
Max
84
104
ns
tRAS /RAS low pulse width
50
10000
60
10000
ns
tCAS
tCSH
tRSH
/CAS low pulse width
/CAS hold time after /RAS low
/RAS hold time after /CAS low
8
10000
35
13
10
10000
ns
40
ns
15
ns
tWCS
tWCH
tCWL
Write setup time before /CAS low
Write hold time after /CAS low
/CAS hold time after /W low
(Note 24)
0
8
8
0
ns
10
ns
10
ns
tRWL /RAS hold time after /W low
8
10
ns
tWP
Write pulse width
8
tDS
Data setup time before /CAS low or /W low
0
10
ns
0
ns
tDH
Data hold time after /CAS low or /W low
8
10
ns
Read-Write and Read-Modify-Write Cycles
Symbol
Parameter
Limits
-5
-6
Unit
Min
Max
Min
Max
tRWC Read write/read modify write cycle time (Note23) 109
133
ns
tRAS /RAS low pulse width
75
10000
89
10000
ns
tCAS /CAS low pulse width
38
10000
44
10000
ns
tCSH /CAS hold time after /RAS low
70
82
ns
tRSH
tRCS
tCWD
/RAS hold time after /CAS low
Read setup time before /CAS low
Delay time, /CAS low to /W low
38
0
(Note24)
28
44
ns
0
ns
32
ns
tRWD
tAWD
tOEH
Delay time, /RAS low to /W low
Delay time, address to /W low
/OE hold time after /W low
(Note24)
65
(Note24)
40
13
77
ns
47
ns
15
ns
Note 23: tRWC is specified as tRWC(min)=tRAC(max)+tODD(min)+tRWL(min)+tRP(min)+4tT.
24:tWCS, tCWD,tRWD ,tAWD and,tCPWD are specified as reference points only. If tWCS≥tWCS(min) the cycle is an early write cycle and the DQ pins will remain
high impedance throughout the entire cycle. If tCWD≥tCWD(min), tRWD≥tRWD (min), tAWD≥tAWD(min) and tCPWD ≥tCPWD(min) (for Hyper page mode cycle only),
the cycle is a read-modify-write cycle and the DQ will contain the data read from the selected address. If neither of the above condition (delayed write) of the DQ (at access
time and until /CAS or /OE goes back to VIH) is indeterminate.
MIT-DS-0239-0.0
MITSUBISHI
ELECTRIC
( 7 / 22 )
28/Jul./1998