DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SST25VF016B View Datasheet(PDF) - Microchip Technology

Part Name
Description
Manufacturer
SST25VF016B
Microchip
Microchip Technology Microchip
SST25VF016B Datasheet PDF : 30 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
SST25VF016B
4.4.1 READ (25 MHZ)
The Read instruction, 03H, supports up to 25 MHz
Read. The device outputs the data starting from the
specified address location. The data output stream is
continuous through all addresses until terminated by a
low to high transition on CE#. The internal address
pointer will automatically increment until the highest
memory address is reached. Once the highest memory
address is reached, the address pointer will automati-
cally increment to the beginning (wrap-around) of the
address space. Once the data from address location
1FFFFFH has been read, the next output will be from
address location 000000H.
The Read instruction is initiated by executing an 8-bit
command, 03H, followed by address bits [A23-A0]. CE#
must remain active low for the duration of the Read
cycle. See Figure 4-3 for the Read sequence.
FIGURE 4-3:
READ SEQUENCE
CE#
MODE 3
SCK MODE 0
0 1 2345 6 78
15 16
23 24 31 32 39 40 47 48 55 56 63 64 70
SI
03
ADD. ADD. ADD.
MSB
MSB
HIGH IMPEDANCE
SO
N
DOUT
N+1
DOUT
N+2
DOUT
N+3
DOUT
N+4
DOUT
MSB
1271 ReadSeq.0
4.4.2 HIGH-SPEED-READ (50 MHZ)
The High-Speed-Read instruction supporting up to 50
MHz Read is initiated by executing an 8-bit command,
0BH, followed by address bits [A23-A0] and a dummy
byte. CE# must remain active low for the duration of the
High-Speed-Read cycle. See Figure 4-4 for the High-
Speed-Read sequence.
Following a dummy cycle, the High-Speed-Read
instruction outputs the data starting from the specified
address location. The data output stream is continuous
through all addresses until terminated by a low to high
transition on CE#. The internal address pointer will
automatically increment until the highest memory
address is reached. Once the highest memory address
is reached, the address pointer will automatically incre-
ment to the beginning (wrap-around) of the address
space. Once the data from address location 1FFFFFH
has been read, the next output will be from address
location 000000H.
FIGURE 4-4:
HIGH-SPEED-READ SEQUENCE
CE#
MODE 3 0 1 2 3 4 5 6 7 8 15 16 23 24 31 32 39 40 47 48 55 56 63 64 71 72 80
SCKMODE 0
SI
0B
ADD. ADD. ADD.
X
MSB
SO
MSB
HIGH IMPEDANCE
N
DOUT
N+1
DOUT
N+2
DOUT
N+3
DOUT
N+4
DOUT
Note: X = Dummy Byte: 8 Clocks Input Dummy Cycle (VIL or VIH)
MSB
1271 HSRdSeq.0
2015 Microchip Technology Inc.
Downloaded from: http://www.datasheetcatalog.com/
DS20005044C-page 9

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]