Si510/511
Table 6. Output Clock Jitter and Phase Noise (HCSL)
VDD = 1.8 V ±5%, 2.5 or 3.3 V ±10%, TA = –40 to +85 oC; Output Format = HCSL
Parameter
Symbol
Test Condition
Min
Period Jitter
JPRMS
10k samples*
—
(RMS)
Period Jitter
JPPKPK
10k samples*
—
(Pk-Pk)
Phase Jitter
(RMS)
φJ
1.875 MHz to 20 MHz integration
—
bandwidth*(brickwall)
Phase Noise,
156.25 MHz
12 kHz to 20 MHz integration band-
—
width* (brickwall)
φN
100 Hz
—
1 kHz
—
10 kHz
—
100 kHz
—
Spurious
1 MHz
—
SPR
LVPECL output, 156.25 MHz,
—
offset>10 kHz
*Note: Applies to an output frequency of 100 MHz.
Typ
—
—
0.25
0.8
–90
–112
–120
–127
–140
–75
Max
Unit
1.2
ps
11
ps
0.30
ps
1.0
ps
—
dBc/Hz
—
dBc/Hz
—
dBc/Hz
—
dBc/Hz
—
dBc/Hz
—
dBc
8
Rev. 1.4