DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CL10K30A View Datasheet(PDF) - Clear Logic

Part Name
Description
Manufacturer
CL10K30A
Clear-Logic
Clear Logic Clear-Logic
CL10K30A Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
LIBERATOR CL10K30A
AC Electrical Specifications cont.
External Timing Parameters[4]
Symbol
Parameter
Register to Register Delay via Four LEs,
tDRR Three Row Interconnects, and Four Local
Interconnects
tINSU
Setup Time with Global Clock at IOE
Regis ter
tINH Hold time with Global Clock at IOE Register
tOUTCO Output Data Hold Time After Clock
Speed: -1
Min Max
11.0
2.5
0.0
2.0
5.4
Speed: -2
Min Max
13.0
3.1
0.0
2.0
6.2
Speed: -3
Min Max Unit
17.0 ns
3.9
ns
0.0
ns
2.0
8.3
ns
10KA tbl 07C
Logic Element Timing Parameters[5]
Speed: -1
Symbol
Parameter
Min Max
tLUT Look-up Table Delay for Data-in
0.8
tCLUT Look-up Table Delay for Carry-in
0.6
tRLUT
Look-up Table Delay for LE Register
Feedback
1.2
tPACKED Data-in to Packed Register Delay
0.6
tEN LE Register Enable Delay
1.3
tCICO Carry-in to Carry-out Delay
0.2
tCGEN Data-in to Carry-out Delay
0.8
tCGENR LE Register Feedback to Carry-out Delay
0.6
tCASC Cascade Chain Routing Ddelay
0.9
tC LE Register Control Signal Delay
1.1
tCO LE Register Clock-to-output Delay
0.4
tCOMB Combinatorial Delay
0.6
tSU LE Register Setup Time Before Clock
0.9
tH LE Register Hold Time After Clock
1.1
tPRE LE Register Preset Delay
0.5
tCLR LE Register Clear Delay
0.5
tCH Clock High Time
3.0
tCL Clock Low Time
3.0
Speed: -2
Min Max
1.1
0.7
1.5
0.6
1.5
0.3
1.0
0.8
1.1
1.3
0.6
0.7
0.9
1.3
0.6
0.6
3.5
3.5
Speed: -3
Min Max Unit
1.5
ns
1.0
ns
2.0
ns
1.0
ns
2.0
ns
0.4
ns
1.3
ns
1.0
ns
1.4
ns
1.7
ns
0.7
ns
0.9
ns
1.4
ns
1.4
ns
0.8
ns
0.8
ns
4.0
ns
4.0
ns
10KA tbl 08C
Page 10

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]