DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

HYB39S256160T-8B View Datasheet(PDF) - Siemens AG

Part Name
Description
Manufacturer
HYB39S256160T-8B
Siemens
Siemens AG Siemens
HYB39S256160T-8B Datasheet PDF : 56 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
HYB 39S256400/800/160T
256 MBit Synchronous DRAM
Signal Pin Description
Pin
Type Signal Polarity Function
DQM Input
LDQM
UDQM
Pulse Active
High
The Data Input/Output mask places the DQ buffers in a high
impedance state when sampled high. In Read mode, DQM
has a latency of two clock cycles and controls the output
buffers like an output enable. In Write mode, DQM has a
latency of zero and operates as a word mask by allowing
input data to be written if it is low but blocks the write
operation if DQM is high.
One DQM input it present in ×4 and ×8 SDRAMs, LDQM and
UDQM controls the lower and upper bytes in ×16 SDRAMs.
VDD,
Supply –
VSS
VDDQ Supply –
VSSQ
Power and ground for the input buffers and the core logic.
Isolated power supply and ground for the output buffers to
provide improved noise immunity.
Semiconductor Group
8
1998-10-01

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]