

# Dual, Precision JFET High Speed Operational Amplifier

**OP249** 

## **FEATURES**

Fast slew rate: 22  $V/\mu s$  typical

Settling time (0.01%): 1.2 μs maximum Offset voltage: 300 μV maximum

High open-loop gain: 1000 V/mV minimum Low total harmonic distortion: 0.002% typical

Improved replacement for AD712, LT1057, OP215, TL072,

and MC34082

## **APPLICATIONS**

Output amplifier for fast DACs
Signal processing
Instrumentation amplifiers
Fast sample-and-holds
Active filters
Low distortion audio amplifiers
Input buffer for ADCs
Servo controllers

#### PIN CONFIGURATIONS



Figure 1. 8-Lead CERDIP (Q-8) and 8-Lead PDIP (N-8)



Figure 2. 8-Lead SOIC (R-8)

#### **GENERAL DESCRIPTION**

The OP249 is a high speed, precision dual JFET op amp, similar to the popular single op amp, the OP42. The OP249 outperforms available dual amplifiers by providing superior speed with excellent dc performance. Ultrahigh open-loop gain (1  $\rm kV/mV$  minimum), low offset voltage, and superb gain linearity makes the OP249 the industry's first true precision, dual high speed amplifier.

With a slew rate of 22 V/µs typical and a fast settling time of less than 1.2  $\mu$ s maximum to 0.01%, the OP249 is an ideal choice for high speed bipolar DAC and ADC applications. The excellent dc performance of the OP249 allows the full accuracy of high resolution CMOS DACs to be realized.

Symmetrical slew rate, even when driving large load, such as,  $600~\Omega$  or 200~pF of capacitance and ultralow distortion, make the OP249 ideal for professional audio applications, active filters, high speed integrators, servo systems, and buffer amplifiers.

The OP249 provides significant performance upgrades to the TL072, AD712, OP215, MC34082, and LT1057.



Figure 3. Fast Settling (0.01%)



Figure 4. Low Distortion,  $A_V = 1$ ,  $R_L = 10 \text{ k}\Omega$ 



Figure 5. Excellent Output Drive,  $R_L = 600 \Omega$ 

# **OP249**

| TABLE OF CONTENTS                                |                                                             |
|--------------------------------------------------|-------------------------------------------------------------|
| Features                                         | Typical Performance Characteristics                         |
| Applications1                                    | Applications Information                                    |
| Pin Configurations                               | Open-Loop Gain Linearity14                                  |
| General Description                              | Offset Voltage Adjustment                                   |
| Revision History                                 | Settling Time                                               |
| Specifications                                   | DAC Output Amplifier                                        |
| Electrical Characteristics                       | Disscusion on Driving ADCs16                                |
| Absolute Maximum Ratings 6                       | Outline Dimensions                                          |
| ESD Caution6                                     | Ordering Guide                                              |
| REVISION HISTORY                                 |                                                             |
| 5/07—Rev. E to Rev. F                            | 9/01—Rev. D to Rev. E                                       |
| Updated FormatUniversal                          | Edits to Features and Pin Connections1                      |
| Changes to Table 1                               | Edits to Electrical Characteristics                         |
| Changes to Table 2                               | Edits to Absolute Maximum Ratings, Package Type, and        |
| Changes to Table 3 and Table 45                  | Ordering Guide4                                             |
| Changes to Table 56                              | Deleted Wafer Test Limits and Dice Characteristics Section5 |
| Changes to Figure 31                             | Edits to Typical Performance Characteristics8               |
| Changes to Figure 37 and Figure 38               | Edits to Macro-Model Figure                                 |
| Deleted OP249 SPICE Macro-Model Section 14       | Edits to Outline Dimensions                                 |
| Deleted Figure 18; Renumbered Sequentially       |                                                             |
| Deleted Table I                                  |                                                             |
| Changes to Discussion on Driving ADCs Section 17 |                                                             |
| Updated Outline Dimensions                       |                                                             |
| Changes to Ordering Guide                        |                                                             |

## **SPECIFICATIONS**

## **ELECTRICAL CHARACTERISTICS**

 $V_S = \pm 15$  V,  $T_A = 25$ °C, unless otherwise noted.

Table 1.

|                                       |                    |                                                   |       | OP249A  |      |       | OP249F  |     |          |
|---------------------------------------|--------------------|---------------------------------------------------|-------|---------|------|-------|---------|-----|----------|
| Parameter                             | Symbol             | Conditions                                        | Min   | Тур     | Max  | Min   | Тур     | Max | Unit     |
| Offset Voltage                        | Vos                |                                                   |       | 0.2     | 0.5  |       | 0.2     | 0.7 | mV       |
| Long Term Offset Voltage <sup>1</sup> | Vos                |                                                   |       |         | 8.0  |       |         | 1.0 | mV       |
| Offset Stability                      |                    |                                                   |       | 1.5     |      |       | 1.5     |     | μV/month |
| Input Bias Current                    | I <sub>B</sub>     | $V_{CM} = 0 \text{ V, } T_A = 25^{\circ}\text{C}$ |       | 30      | 75   |       | 30      | 75  | рA       |
| Input Offset Current                  | los                | $V_{CM} = 0 \text{ V, } T_A = 25^{\circ}\text{C}$ |       | 6       | 25   |       | 6       | 25  | рA       |
| Input Voltage Range <sup>2</sup>      | IVR                |                                                   |       | 12.5    |      |       | 12.5    |     | V        |
|                                       |                    |                                                   | ±11   |         |      | ±11   |         |     | V        |
|                                       |                    |                                                   |       | -12.5   |      |       | -12.5   |     | V        |
| Common-Mode Rejection                 | CMR                | $V_{CM} = \pm 11 \text{ V}$                       | 80    | 90      |      | 80    | 90      |     | dB       |
| Power-Supply Rejection Ratio          | PSRR               | $V_S = \pm 4.5 \text{ V to } \pm 18 \text{ V}$    |       | 12      | 31.6 |       | 12      | 50  | μV/V     |
| Large Signal Voltage Gain             | A <sub>VO</sub>    | $V_O = \pm 10 \text{ V}, R_L = 2 \text{ k}\Omega$ | 1000  | 1400    |      | 500   | 1200    |     | V/mV     |
| Output Voltage Swing                  | Vo                 | $R_L = 2 k\Omega$                                 |       | 12.5    |      |       | 12.5    |     | V        |
|                                       |                    |                                                   | ±12.0 |         |      | ±12.0 |         |     | V        |
|                                       |                    |                                                   |       | -12.5   |      |       | -12.5   |     | V        |
| Short-Circuit Current Limit           | I <sub>SC</sub>    | Output shorted to ground                          |       | 36      |      |       | 36      |     | mA       |
|                                       |                    |                                                   | ±20   |         | ±50  | ±20   |         | ±50 | mA       |
|                                       |                    |                                                   |       | -33     |      |       | -33     |     | mA       |
| Supply Current                        | I <sub>SY</sub>    | No load, $V_0 = 0 V$                              |       | 5.6     | 7.0  |       | 5.6     | 7.0 | mA       |
| Slew Rate                             | SR                 | $R_L = 2 k\Omega$ , $C_L = 50 pF$                 | 18    | 22      |      | 18    | 22      |     | V/µs     |
| Gain Bandwidth Product <sup>3</sup>   | GBW                |                                                   | 3.5   | 4.7     |      | 3.5   | 4.7     |     | MHz      |
| Settling Time                         | ts                 | 10 V step 0.01% <sup>4</sup>                      |       | 0.9     | 1.2  |       | 0.9     | 1.2 | μs       |
| Phase Margin                          | Θм                 | 0 dB gain                                         |       | 55      |      |       | 55      |     | Degrees  |
| Differential Input Impedance          | Z <sub>IN</sub>    |                                                   |       | 1012  6 |      |       | 1012  6 |     | Ω  pF    |
| Open-Loop Output Resistance           | Ro                 |                                                   |       | 35      |      |       | 35      |     | Ω        |
| Voltage Noise                         | e <sub>n</sub> p-p | 0.1 Hz to 10 Hz                                   |       | 2       |      |       | 2       |     | μV p-p   |
| Voltage Noise Density                 | en                 | $f_0 = 10 \text{ Hz}$                             |       | 75      |      |       | 75      |     | nV/√Hz   |
|                                       |                    | $f_0 = 100 \text{ Hz}$                            |       | 26      |      |       | 26      |     | nV/√Hz   |
|                                       |                    | $f_0 = 1 \text{ kHz}$                             |       | 17      |      |       | 17      |     | nV/√Hz   |
|                                       |                    | $f_0 = 10 \text{ kHz}$                            |       | 16      |      |       | 16      |     | nV/√Hz   |
| Current Noise Density                 | İn                 | $f_0 = 1 \text{ kHz}$                             |       | 0.003   |      |       | 0.003   |     | pA/√Hz   |
| Voltage Supply Range                  | Vs                 |                                                   | ±4.5  | ±15     | ±18  | ±4.5  | ±15     | ±18 | V        |

<sup>&</sup>lt;sup>1</sup> Long-term offset voltage is guaranteed by a 1000 hour life test performed on three independent wafer lots at 125°C with LTPD of three. <sup>2</sup> Guaranteed by CMR test. <sup>3</sup> Guaranteed by design. <sup>4</sup> Settling time is sample tested.

# **OP249**

 $V_S = \pm 15$  V,  $T_A = 25$ °C, unless otherwise noted.

Table 2.

|                                     |                    |                                                   |       | OP249   | G   |        |
|-------------------------------------|--------------------|---------------------------------------------------|-------|---------|-----|--------|
| Parameter                           | Symbol             | Conditions                                        | Min   | Тур     | Max | Unit   |
| Offset Voltage                      | Vos                |                                                   |       | 0.4     | 2.0 | mV     |
| Input Bias Current                  | I <sub>B</sub>     | $V_{CM} = 0 \text{ V, } T_A = 25^{\circ}\text{C}$ |       | 40      | 75  | рА     |
| Input Offset Current                | los                | $V_{CM} = 0 V T_A = 25^{\circ}C$                  |       | 10      | 25  | рА     |
| Input Voltage Range <sup>1</sup>    | IVR                |                                                   |       | 12.5    |     | V      |
|                                     |                    |                                                   | ±11   |         |     | V      |
|                                     |                    |                                                   |       | -12.0   |     | V      |
| Common-Mode Rejection               | CMR                | $V_{CM} = \pm 11 V$                               | 76    | 90      |     | dB     |
| Power Supply Rejection Ratio        | PSRR               | $V_S = \pm 4.5 \text{ V to } \pm 18 \text{ V}$    |       | 12      | 50  | μV/V   |
| Large Signal Voltage Gain           | Avo                | $V_O = \pm 10 \text{ V}; R_L = 2 \text{ k}\Omega$ | 500   | 1100    |     | V/mV   |
| Output Voltage Swing                | Vo                 | $R_L = 2 k\Omega$                                 |       | 12.5    |     | V      |
|                                     |                    |                                                   | ±12.0 |         |     | V      |
|                                     |                    |                                                   |       | -12.5   |     | V      |
| Short-Circuit Current Limit         | I <sub>SC</sub>    | Output shorted to ground                          |       | 36      |     | mA     |
|                                     |                    |                                                   | ±20   |         | ±50 | mA     |
|                                     |                    |                                                   |       | -33     |     | mA     |
| Supply Current                      | I <sub>SY</sub>    | No load; $V_0 = 0 V$                              |       | 5.6     | 7.0 | mA     |
| Slew Rate                           | SR                 | $R_L = 2 \text{ k}\Omega$ , $C_L = 50 \text{ pF}$ | 18    | 22      |     | V/µs   |
| Gain Bandwidth Product <sup>2</sup> | GBW                |                                                   |       | 4.7     |     | MHz    |
| Settling Time                       | ts                 | 10 V step 0.01%                                   |       | 0.9     | 1.2 | μs     |
| Phase Margin                        | Θм                 | 0 dB gain                                         |       | 55      |     | Degree |
| Differential Input Impedance        | Z <sub>IN</sub>    |                                                   |       | 1012  6 |     | Ω  pF  |
| Open-Loop Output Resistance         | Ro                 |                                                   |       | 35      |     | Ω      |
| Voltage Noise                       | e <sub>n</sub> p-p | 0.1 Hz to 10 Hz                                   |       | 2       |     | μV p-p |
| Voltage Noise Density               | e <sub>n</sub>     | $f_0 = 10 \text{ Hz}$                             |       | 75      |     | nV/√Hz |
|                                     |                    | f <sub>0</sub> = 100 Hz                           |       | 26      |     | nV/√Hz |
|                                     |                    | $f_0 = 1 \text{ kHz}$                             |       | 17      |     | nV/√Hz |
|                                     |                    | $f_0 = 10 \text{ kHz}$                            |       | 16      |     | nV/√Hz |
| Current Noise Density               | İn                 | $f_0 = 1 \text{ kHz}$                             |       | 0.003   |     | pA/√Hz |
| Voltage Supply Range                | Vs                 |                                                   | ±4.5  | ±15     | ±18 | V      |

<sup>&</sup>lt;sup>1</sup> Guaranteed by CMR test. <sup>2</sup> Guaranteed by design.

 $V_S = \pm 15 \text{ V}, -40 ^{\circ}\text{C} \le T_A \le +85 ^{\circ}\text{C}$  for F grade and  $-55 ^{\circ}\text{C} \le T_A \le +125 ^{\circ}\text{C}$  for A grade, unless otherwise noted.

Table 3.

|                                        |                 |                                                   |     | OP249 <i>F</i> | ١   |     | OP249F | •   |       |
|----------------------------------------|-----------------|---------------------------------------------------|-----|----------------|-----|-----|--------|-----|-------|
| Parameter                              | Symbol          | Conditions                                        | Min | Тур            | Max | Min | Тур    | Max | Unit  |
| Offset Voltage                         | Vos             |                                                   |     | 0.12           | 1.0 |     | 0.5    | 1.1 | mV    |
| Offset Voltage Temperature Coefficient | TCVos           |                                                   |     | 1              | 5   |     | 2.2    | 6   | μV/°C |
| Input Bias Current <sup>1</sup>        | I <sub>B</sub>  |                                                   |     | 4              | 20  |     | 0.3    | 4.0 | nA    |
| Input Offset Current <sup>1</sup>      | I <sub>OS</sub> |                                                   |     | 0.04           | 4   |     | 0.02   | 1.2 | nA    |
| Input Voltage Range <sup>2</sup>       | IVR             |                                                   |     | 12.5           |     |     | 12.5   |     | V     |
|                                        |                 |                                                   | ±11 |                |     | ±11 |        |     | V     |
|                                        |                 |                                                   |     | -12.5          |     |     | -12.5  |     | V     |
| Common-Mode Rejection                  | CMR             | $V_{CM} = \pm 11 \text{ V}$                       | 76  | 110            |     | 80  | 90     |     | dB    |
| Power Supply Rejection Ratio           | PSRR            | $V_S = \pm 4.5 \text{ V to } \pm 18 \text{ V}$    |     | 5              | 50  |     | 7      | 100 | μV/V  |
| Large Signal Voltage Gain              | Avo             | $R_L = 2 \text{ k}\Omega; V_O = \pm 10 \text{ V}$ | 500 | 1400           |     | 250 | 1200   |     | V/mV  |
| Output Voltage Swing                   | Vo              | $R_L = 2 k\Omega$                                 |     | 12.5           |     |     | 12.5   |     | V     |
|                                        |                 |                                                   | ±12 |                |     | ±12 |        |     | V     |
|                                        |                 |                                                   |     | -12.5          |     |     | -12.5  |     | V     |
| Supply Current                         | I <sub>SY</sub> | No load, $V_0 = 0 V$                              |     | 5.6            | 7.0 |     | 5.6    | 7.0 | mA    |

 $<sup>^1\,</sup>T_A$  = 85°C for F grade;  $T_A$  = 125°C for A grade.  $^2\,Guaranteed$  by CMR test.

 $V_S = \pm 15 \text{ V}, -40^{\circ}\text{C} \le T_A \le +85^{\circ}\text{C}$ , unless otherwise noted.

Table 4.

|                                        |                 |                                                   |       | OP249G |     |       |
|----------------------------------------|-----------------|---------------------------------------------------|-------|--------|-----|-------|
| Parameter                              | Symbol          | Conditions                                        | Min   | Тур    | Max | Unit  |
| Offset Voltage                         | Vos             |                                                   |       | 1.0    | 3.6 | mV    |
| Offset Voltage Temperature Coefficient | TCVos           |                                                   |       | 6      | 25  | μV/°C |
| Input Bias Current <sup>1</sup>        | I <sub>B</sub>  |                                                   |       | 0.5    | 4.5 | nA    |
| Input Offset Current <sup>1</sup>      | los             |                                                   |       | 0.04   | 1.5 | nA    |
| Input Voltage Range <sup>2</sup>       | IVR             |                                                   |       | 12.5   |     | V     |
|                                        |                 |                                                   | ±11   |        |     | V     |
|                                        |                 |                                                   |       | -12.5  |     | V     |
| Common-Mode Rejection                  | CMR             | $V_{CM} = \pm 11 V$                               | 76    | 95     |     | dB    |
| Power Supply Rejection Ratio           | PSRR            | $V_S = \pm 4.5 \text{ V to } \pm 18 \text{ V}$    |       | 10     | 100 | μV/V  |
| Large Signal Voltage Gain              | Avo             | $R_L = 2 \text{ k}\Omega; V_O = \pm 10 \text{ V}$ | 250   | 1200   |     | V/mV  |
| Output Voltage Swing                   | Vo              | $R_L = 2 k\Omega$                                 |       | 12.5   |     | V     |
|                                        |                 |                                                   | ±12.0 |        |     | V     |
|                                        |                 |                                                   |       | -12.5  |     | V     |
| Supply Current                         | I <sub>SY</sub> | No load, $V_0 = 0 V$                              |       | 5.6    | 7.0 | mA    |

 $<sup>^{1}</sup>$  T<sub>A</sub> = 85°C.

<sup>&</sup>lt;sup>2</sup> Guaranteed by CMR test.

## **ABSOLUTE MAXIMUM RATINGS**

Table 5.

| Parameter <sup>1</sup>                  | Rating          |
|-----------------------------------------|-----------------|
| Supply Voltage                          | ±18 V           |
| Input Voltage <sup>2</sup>              | ±18 V           |
| Differential Input Voltage <sup>2</sup> | 36 V            |
| Output Short-Circuit Duration           | Indefinite      |
| Storage Temperature Range               | −65°C to +175°C |
| Operating Temperature Range             |                 |
| OP249A (Q)                              | −55°C to +125°C |
| OP249F (Q)                              | -40°C to +85°C  |
| OP249G (N, R)                           | -40°C to +85°C  |
| Junction Temperature Range              |                 |
| OP249A (Q), OP249F (Q)                  | −65°C to +175°C |
| OP249G (N, R)                           | −65°C to +150°C |
| Lead Temperature (Soldering, 60 sec)    | 300°C           |

<sup>&</sup>lt;sup>1</sup> Absolute maximum ratings apply to packaged parts, unless otherwise noted.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Table 6. Thermal Resistance** 

| Package Type      | $\theta_{JA}^1$ | <b>Ө</b> лс | Unit |
|-------------------|-----------------|-------------|------|
| 8-Lead CERDIP (Q) | 134             | 12          | °C/W |
| 8-Lead PDIP (N)   | 96              | 37          | °C/W |
| 8-Lead SOIC (R)   | 150             | 41          | °C/W |

 $<sup>^{1}</sup>$   $\theta_{JA}$  is specified for worst-case mounting conditions, that is,  $\theta_{JA}$  is specified for device in socket for CERDIP and PDIP packages;  $\theta_{JA}$  is specified for device soldered to printed circuit board for SOIC package.

## **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>&</sup>lt;sup>2</sup> For supply voltages less than ±18 V, the absolute maximum input voltage is equal to the supply voltage.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Open-Loop Gain, Phase vs. Frequency



Figure 7. Phase Margin, Gain Bandwidth Product vs. Temperature



Figure 8. Common-Mode Rejection vs. Frequency



Figure 9. Power Supply Rejection vs. Frequency



Figure 10. Slew Rate vs. Temperature



Figure 11. Slew Rate vs. Differential Input Voltage



Figure 12. Slew Rate vs. Capacitive Load



Figure 13. Step Size vs. Settling Time



Figure 14. Voltage Noise Density vs. Frequency



Figure 15. Distortion vs. Frequency



Figure 16. Distortion vs. Frequency



Figure 17. Distortion vs. Frequency



Figure 18. Distortion vs. Frequency



Figure 19. Distortion vs. Frequency



Figure 21. Low Frequency Noise



Figure 22. Closed-Loop Gain vs. Frequency



Figure 23. Closed-Loop Output Impedance vs. Frequency



Figure 24. Output Voltage vs. Frequency



Figure 25. Small Overshoot vs. Load Capacitance



Figure 26. Maximum Output Voltage Swing vs. Load Resistance



Figure 27. Output Voltage Swing vs. Supply Voltage



Figure 28. Supply Current vs. Temperature



Figure 29. Supply Current vs. Supply Voltage



Figure 30. Vos Distribution (N-8)



Figure 31. TCV<sub>OS</sub> Distribution (N-8)



Figure 32. Offset Voltage Warm-Up Drift



Figure 33. Input Bias Current vs. Temperature



Figure 34. Bias Current vs. Common-Mode Voltage



Figure 35. Bias Current Warm-Up Drift



Figure 36. Input Offset Current vs. Temperature



Figure 37. Open-Loop Gain vs. Temperature



Figure 38. Short-Circuit Output Current vs. Junction Temperature

## APPLICATIONS INFORMATION



Figure 39. Simplified Schematic (1/2 OP249)



Figure 40. Burn-In Circuit

The OP249 represents a reliable JFET amplifier design, featuring an excellent combination of dc precision and high speed. A rugged output stage provides the ability to drive a 600  $\Omega$  load and still maintain a clean ac response. The OP249 features a large signal response that is more linear and symmetric than previously available JFET input amplifiers. Figure 41 compares the large signal response of the OP249 to other industry-standard dual JFET amplifiers.

Typically, the slewing performance of the JFET amplifier is specified as a number of  $V/\mu s$ . There is no discussion on the quality, that is, linearity and symmetry of the slewing response.







Figure 41. Large-Signal Transient Response,  $A_V = 1$ ,  $V_{IN} = 20 \text{ V p-p}$ ,  $Z_L = 2 \text{ k}\Omega//200 \text{ pF}$ ,  $V_S = \pm 15 \text{ V}$ 

The OP249 was carefully designed to provide symmetrically matched slew characteristics in both the negative and positive directions, even when driving a large output load.

The slewing limitation of the amplifier determines the maximum frequency at which a sinusoidal output can be obtained without significant distortion. However, it is important to note that the nonsymmetric slewing typical of previously available JFET amplifiers adds a higher series of harmonic energy content to the resulting response—and an additional dc output component. Examples of potential problems of nonsymmetric slewing behavior can be in audio amplifier applications, where a natural low distortion sound quality is desired and in servo or signal processing systems where a net dc offset cannot be tolerated. The linear and symmetric slewing feature of the OP249 makes it an ideal choice for applications that exceed the full power bandwidth range of the amplifier.



Figure 42. Small-Signal Transient Response,  $A_V = 1$ ,  $Z_L = 2 k\Omega || 100 pF$ , No Compensation,  $V_S = \pm 15 V$ 

As with most JFET input amplifiers, the output of the OP249 can undergo phase inversion if either input exceeds the specified input voltage range. Phase inversion does not damage the amplifier, nor does it cause an internal latch-up condition.

Supply decoupling should be used to overcome inductance and resistance associated with supply lines to the amplifier. A 0.1  $\mu F$  and a 10  $\mu F$  capacitor should be placed between each supply pin and ground.

#### **OPEN-LOOP GAIN LINEARITY**

The OP249 has both an extremely high open-loop gain of 1~kV/mV minimum and constant gain linearity, which enhances its dc precision and provides superb accuracy in high closed-loop gain applications. Figure 43 illustrates the typical open-loop gain linearity—high gain accuracy is assured, even when driving a 600  $\Omega$  load.

## **OFFSET VOLTAGE ADJUSTMENT**

The inherent low offset voltage of the OP249 makes offset adjustments unnecessary in most applications. However, where a lower offset error is required, balancing can be performed with simple external circuitry, as shown in Figure 44 and Figure 45.



Figure 43. Open-Loop Gain Linearity; Variation in Open-Loop Gain Results in Errors in High Closed-Loop Gain Circuits;  $R_L = 600 \Omega$ ,  $V_S = \pm 15 V$ 



Figure 44. Offset Adjustment for Inverting Amplifier Configuration



Figure 45. Offset Adjustment for Noninverting Amplifier Configuration

In Figure 44, the offset adjustment is made by supplying a small voltage at the noninverting input of the amplifier. Resistors R1 and R2 attenuate the potentiometer voltage, providing a  $\pm 2.5~\text{mV}$  (with  $V_S=\pm 15~\text{V}$ ) adjustment range, referred to the input. Figure 45 shows the offset adjustment for the noninverting amplifier configuration, also providing a  $\pm 2.5~\text{mV}$  adjustment range. As shown in the equations in Figure 45, if R4 is not much greater than R2, a resulting closed-loop gain error must be accounted for.

## **SETTLING TIME**

The settling time is the time between when the input signal begins to change and when the output permanently enters a prescribed error band. The error bands on the output are 5 mV and 0.5 mV, respectively, for 0.1% and 0.01% accuracy.

Figure 46 shows the settling time of the OP249, which is typically 870 ns. Moreover, problems in settling response, such as thermal tails and long-term ringing, are nonexistent.



Figure 46. Settling Characteristics of the OP249 to 0.01%

## **DAC OUTPUT AMPLIFIER**

Unity-gain stability, a low offset voltage of 300  $\mu V$  typical, and a fast settling time of 870 ns to 0.01%, makes the OP249 an ideal amplifier for fast DACs.

For CMOS DAC applications, the low offset voltage of the OP249 results in excellent linearity performance. CMOS DACs, such as the PM7545, typically have a code-dependent output resistance variation between 11 k $\Omega$  and 33 k $\Omega$ . The change in output resistance, in conjunction with the 11 k $\Omega$  feedback resistor, results in a noise gain change, which causes variations in the offset error, increasing linearity errors. The OP249 features low offset voltage error, minimizing this effect and maintaining 12-bit linearity performance over the full-scale range of the converter.

Because the DAC output capacitance appears at the inputs of the op amp, it is essential that the amplifier be adequately compensated. Compensation increases the phase margin and ensures an optimal overall settling response. The required lead compensation is achieved with Capacitor C in Figure 48.



Figure 47. Fast Settling and Low Offset Error of the OP249 Enhances CMOS DAC Performance—Unipolar Operation



Figure 48. Fast Settling and Low Offset Error of the OP249 Enhances CMOS DAC Performance—Bipolar Operation



Figure 49. Effect of Altering Compensation from Circuit in Figure 47—PM7545 CMOS DAC with 1/2 OP249, Unipolar Operation; Critically Damped Response Is Obtained with  $C \approx 33 \text{ pF}$ 

Figure 49 illustrates the effect of altering the compensation on the output response of the circuit in Figure 47. Compensation is required to address the combined effect of the output capacitance of the DAC, the input capacitance of the op amp, and any stray capacitance. Slight adjustments to the compensation capacitor may be required to optimize settling response for any given application.

The settling time of the combination of the current output DAC and the op amp can be approximated by

$$t_S TOTAL = \sqrt{(t_S DAC)^2 + (t_S AMP)^2}$$

The actual overall settling time is affected by the noise gain of the amplifier, the applied compensation, and the equivalent input capacitance at the input of the amplifier.

## **DISSCUSION ON DRIVING ADCs**

Settling characteristics of op amps also include the ability of the amplifier to recover, that is, settle, from a transient current output load condition. An example of this includes an op amp driving the input from a SAR-type ADC. Although the comparison point of the converter is usually diode clamped, the input swing of plus-and-minus a diode drop still gives rise to a significant modulation of input current. If the closed-loop output impedance is low enough and bandwidth of the amplifier is sufficiently large, the output settles before the converter makes a comparison decision, which prevents linearity errors or missing codes.

Figure 50 shows a settling measurement circuit for evaluating recovery from an output current transient. An output disturbing current generator provides the transient change in output load current of 1 mA.



Figure 50. Transient Output Impedance Test Fixture

As seen in Figure 51, the OP249 has an extremely fast recovery of 247 ns (to 0.01%) for a 1 mA load transient. The performance makes it an ideal amplifier for data acquisition systems.

The combination of high speed and excellent dc performance of the OP249 makes it an ideal amplifier for 12-bit data acquisition systems. Examining the circuit in Figure 53, one amplifier in the OP249 provides a stable -5 V reference voltage for the V<sub>REF</sub> input of the ADC912. The other amplifier in the OP249 performs high speed buffering of the input of the ADC.

By examining the worst-case transient voltage error at the  $A_{\rm IN}$  node of the ADC, it is shown that the OP249 recovers in less than 100 ns (see Figure 52). The fast recovery is due to both the wide bandwidth and low dc output impedance of the OP249.



Figure 51. Transient Recovery Time of the OP249 from a 1 mA Load Transient to 0.01%



Figure 52. Worst-Case Transient Voltage at Analog In Occurs at the Half-Scale Point of the ADC; the OP249 Buffers the ADC Input from Figure 53 and Recovers in <100 ns



Figure 53. OP249 Dual Amplifiers Provide Both Stable –5 V Reference Input and Buffers Input to ADC912A

## **OUTLINE DIMENSIONS**



#### **COMPLIANT TO JEDEC STANDARDS MS-001**

CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.

Figure 54. 8-Lead Plastic Dual In-Line Package [PDIP] Narrow Body (N-8)

Dimensions shown in inches and (millimeters)



#### COMPLIANT TO JEDEC STANDARDS MS-012-AA

CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 55. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8)

Dimensions shown in millimeters and (inches)

6-A



CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 56. 8-Lead Ceramic Dual In-Line Package [CERDIP] (Q-8) Dimensions shown in inches and (millimeters)

## **ORDERING GUIDE**

| J.1.5 _ 1.1.1.1 _ U.5.5 _   |                   |                     |                |
|-----------------------------|-------------------|---------------------|----------------|
| Model                       | Temperature Range | Package Description | Package Option |
| OP249AZ                     | −55°C to +125°C   | 8-Lead CERDIP       | Q-8            |
| OP249FZ                     | -40°C to +85°C    | 8-Lead CERDIP       | Q-8            |
| OP249GP                     | -40°C to +85°C    | 8-Lead PDIP         | N-8            |
| OP249GPZ <sup>1</sup>       | -40°C to +85°C    | 8-Lead PDIP         | N-8            |
| OP249GS                     | -40°C to +85°C    | 8-Lead SOIC_N       | R-8            |
| OP249GS-REEL                | -40°C to +85°C    | 8-Lead SOIC_N       | R-8            |
| OP249GS-REEL7               | -40°C to +85°C    | 8-Lead SOIC_N       | R-8            |
| OP249GSZ <sup>1</sup>       | -40°C to +85°C    | 8-Lead SOIC_N       | R-8            |
| OP249GSZ-REEL <sup>1</sup>  | -40°C to +85°C    | 8-Lead SOIC_N       | R-8            |
| OP249GSZ-REEL7 <sup>1</sup> | -40°C to +85°C    | 8-Lead SOIC_N       | R-8            |

 $<sup>^{1}</sup>$  Z = RoHS Compliant Part.

For Military processed devices, see the standard microcircuit drawings (SMD) available at www.dscc.dla.mil/programs/milspec/default.asp.

Table 7.

| SMD Part Number | Analog Devices, Inc. Equivalent |
|-----------------|---------------------------------|
| 5962-9151901M2A | OP249ARCMDA                     |
| 5962-9151901MPA | OP249AZMDA                      |

NOTES