# INTEGRATED CIRCUITS



Product specification File under Integrated Circuits, IC06 December 1990



## FEATURES

- Output capability: standard
- I<sub>CC</sub> category: MSI

## **GENERAL DESCRIPTION**

The 74HC/HCT4017 are high-speed Si-gate CMOS devices and are pin compatible with the "4017" of the "4000B" series. They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT4017 are 5-stage Johnson decade counters with 10 decoded active HIGH outputs (Q<sub>0</sub> to Q<sub>9</sub>), an active LOW output from the most significant flip-flop  $(\overline{Q}_{5-9})$ , active HIGH and active LOW clock inputs (CP<sub>0</sub> and

 $\overline{CP}_1$ ) and an overriding asynchronous master reset input (MR).

The counter is advanced by either a LOW-to-HIGH transition at  $\underline{CP}_0$  while  $\overline{CP}_1$  is LOW or a HIGH-to-LOW transition at  $\overline{CP}_1$  while  $\underline{CP}_0$  is HIGH (see also function table).

When cascading counters, the  $\overline{Q}_{5-9}$  output, which is LOW while the counter is in states 5, 6, 7, 8 and 9, can be used to drive the CP<sub>0</sub> input of the next counter.

A HIGH on MR resets the counter to zero  $(Q_0 = \overline{Q}_{5-9} = HIGH; Q_1 \text{ to } Q_9 = LOW)$  independent of the clock inputs (CP<sub>0</sub> and  $\overline{CP}_1$ ).

Automatic code correction of the counter is provided by an internal circuit: following any illegal code the counter returns to a proper counting mode within 11 clock pulses.

## QUICK REFERENCE DATA

 $GND = 0 \text{ V}; \text{ } T_{amb} = 25 \text{ }^{\circ}C; \text{ } t_r = t_f = 6 \text{ } ns$ 

| SYMBOL                              |                                                       | CONDITIONS                                    | ТҮР |     |     |  |
|-------------------------------------|-------------------------------------------------------|-----------------------------------------------|-----|-----|-----|--|
| STNIDOL                             | FARAMETER                                             | CONDITIONS                                    | НС  | нст |     |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $CP_0$ , $\overline{CP}_1$ to $Q_n$ | $C_{L} = 15 \text{ pF}; V_{CC} = 5 \text{ V}$ | 20  | 21  | ns  |  |
| f <sub>max</sub>                    | maximum clock frequency                               |                                               | 77  | 67  | MHz |  |
| CI                                  | input capacitance                                     |                                               | 3.5 | 3.5 | pF  |  |
| C <sub>PD</sub>                     | power dissipation capacitance per package             | notes 1 and 2                                 | 35  | 36  | pF  |  |

## Notes

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz

 $f_o = output frequency in MHz$ 

 $\Sigma (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ 

- C<sub>L</sub> = output load capacitance in pF
- V<sub>CC</sub> = supply voltage in V
- 2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5$  V

## **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

## 74HC/HCT4017

## PIN DESCRIPTION

| PIN NO.                        | SYMBOL                           | NAME AND FUNCTION                         |
|--------------------------------|----------------------------------|-------------------------------------------|
| 3, 2, 4, 7, 10, 1, 5, 6, 9, 11 | Q <sub>0</sub> to Q <sub>9</sub> | decoded outputs                           |
| 8                              | GND                              | ground (0 V)                              |
| 12                             | $\overline{Q}_{5-9}$             | carry output (active LOW)                 |
| 13                             | CP <sub>1</sub>                  | clock input (HIGH-to-LOW, edge-triggered) |
| 14                             | CP <sub>0</sub>                  | clock input (LOW-to-HIGH, edge-triggered) |
| 15                             | MR                               | master reset input (active HIGH)          |
| 16                             | V <sub>CC</sub>                  | positive supply voltage                   |



# 74HC/HCT4017



## FUNCTION TABLE

| MR | CP <sub>0</sub> | CP <sub>1</sub> | OPERATION                                    |
|----|-----------------|-----------------|----------------------------------------------|
| Н  | X               | Х               | $Q_0 = Q_{5-9} = H; Q_1 \text{ to } Q_9 = L$ |
| L  | н               | $\downarrow$    | counter advances                             |
| L  | ↑               | L               | counter advances                             |
| L  | L               | Х               | no change                                    |
| L  | X               | Н               | no change                                    |
| L  | Н               | ↑               | no change                                    |
| L  | ↓               | L               | no change                                    |

## Notes

- 1. H = HIGH voltage level
  - L = LOW voltage level

X = don't care

- $\uparrow$  = LOW-to-HIGH clock transition
- $\downarrow$  = HIGH-to-LOW clock transition







## 74HC/HCT4017

## DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard  $I_{CC}$  category: MSI

## 74HC/HCT4017

## AC CHARACTERISTICS FOR 74HC

GND = 0 V;  $t_r = t_f = 6 \text{ ns}$ ;  $C_L = 50 \text{ pF}$ 

|                                     | PARAMETER                                                                               | T <sub>amb</sub> (°C) |                 |                 |                 |                 |                 |                 |     | TEST CONDITIONS   |           |  |
|-------------------------------------|-----------------------------------------------------------------------------------------|-----------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|-------------------|-----------|--|
|                                     |                                                                                         |                       | 74HC            |                 |                 |                 |                 |                 | 1   |                   |           |  |
| SYMBOL                              |                                                                                         | +25                   |                 |                 | -40 to+85       |                 | -40 to+125      |                 |     | V <sub>CC</sub>   | WAVEFORMS |  |
|                                     |                                                                                         | min.                  | typ.            | max.            | min.            | max.            | min.            | max.            | -   | (•)               |           |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $CP_0$ to $Q_n$                                                       |                       | 63<br>23<br>18  | 230<br>46<br>39 |                 | 290<br>58<br>49 |                 | 345<br>69<br>59 | ns  | 2.0<br>4.5<br>6.0 | Fig.9     |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $CP_0$ to $\overline{Q}_{5-9}$                                        |                       | 63<br>23<br>18  | 230<br>46<br>39 |                 | 290<br>58<br>49 |                 | 345<br>69<br>59 | ns  | 2.0<br>4.5<br>6.0 | Fig.9     |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP <sub>1</sub> to Q <sub>n</sub>                                  |                       | 61<br>22<br>18  | 250<br>50<br>43 |                 | 315<br>63<br>54 |                 | 375<br>75<br>64 | ns  | 2.0<br>4.5<br>6.0 | Fig.9     |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{CP}_1$ to $\overline{Q}_{5-9}$                             |                       | 61<br>22<br>18  | 250<br>50<br>43 |                 | 315<br>63<br>54 |                 | 375<br>75<br>64 | ns  | 2.0<br>4.5<br>6.0 | Fig.9     |  |
| t <sub>PHL</sub>                    | propagation delay<br>MR to Q <sub>1-9</sub>                                             |                       | 52<br>19<br>15  | 230<br>46<br>39 |                 | 290<br>58<br>49 |                 | 345<br>69<br>59 | ns  | 2.0<br>4.5<br>6.0 | Fig.8     |  |
| t <sub>PLH</sub>                    | propagation delay MR to $\overline{Q}_{5-9}$ , $Q_0$                                    |                       | 55<br>20<br>16  | 230<br>46<br>39 |                 | 290<br>58<br>49 |                 | 345<br>69<br>59 | ns  | 2.0<br>4.5<br>6.0 | Fig.8     |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition<br>time                                                               |                       | 19<br>7<br>6    | 75<br>15<br>13  |                 | 95<br>19<br>16  |                 | 110<br>22<br>19 | ns  | 2.0<br>4.5<br>6.0 | Fig.9     |  |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                                                        | 80<br>16<br>14        | 17<br>6<br>5    |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns  | 2.0<br>4.5<br>6.0 | Fig.8     |  |
| t <sub>W</sub>                      | master reset pulse<br>width; HIGH                                                       | 80<br>16<br>14        | 19<br>7<br>6    |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns  | 2.0<br>4.5<br>6.0 | Fig.8     |  |
| t <sub>rem</sub>                    | removal time<br>MR to $CP_0$ , $\overline{CP}_1$                                        | 5<br>5<br>5           | -17<br>-6<br>-5 |                 | 5<br>5<br>5     |                 | 5<br>5<br>5     |                 | ns  | 2.0<br>4.5<br>6.0 | Fig.8     |  |
| t <sub>su</sub>                     | set-up time<br>$\overline{CP}_1$ to $\underline{CP}_0$ ;<br>$CP_0$ to $\overline{CP}_1$ | 50<br>10<br>9         | -8<br>-3<br>-2  |                 | 65<br>13<br>11  |                 | 75<br>15<br>13  |                 | ns  | 2.0<br>4.5<br>6.0 | Fig.7     |  |
| t <sub>h</sub>                      | hold time<br>$CP_0$ to $\overline{CP}_1$ ;<br>$CP_1$ to $\overline{CP}_0$               | 50<br>10<br>9         | 17<br>6<br>5    |                 | 65<br>13<br>11  |                 | 75<br>15<br>13  |                 | ns  | 2.0<br>4.5<br>6.0 | Fig.7     |  |
| f <sub>max</sub>                    | maximum clock<br>pulse frequency                                                        | 6.0<br>30<br>25       | 23<br>70<br>83  |                 | 4.8<br>24<br>28 |                 | 4.0<br>20<br>24 |                 | MHz | 2.0<br>4.5<br>6.0 | Fig.8     |  |

## 74HC/HCT4017

## DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard  $I_{CC}$  category: MSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT           | UNIT LOAD COEFFICIENT |
|-----------------|-----------------------|
| CP <sub>1</sub> | 0.40                  |
| CP <sub>0</sub> | 0.25                  |
| MR              | 0.50                  |

## 74HC/HCT4017

## AC CHARACTERISTICS FOR 74HCT

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | PARAMETER                                                                                                                                                          | T <sub>amb</sub> (°C) |      |      |           |      |            |      |    | TEST CONDITIONS |            |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|-----------|------|------------|------|----|-----------------|------------|
| SYMBOL                              |                                                                                                                                                                    | 74HCT                 |      |      |           |      |            |      |    |                 |            |
|                                     |                                                                                                                                                                    | +25                   |      |      | -40 to+85 |      | -40 to+125 |      |    | V <sub>CC</sub> | WAVEFORING |
|                                     |                                                                                                                                                                    | min.                  | typ. | max. | min.      | max. | min.       | max. |    |                 |            |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $CP_0$ to $Q_n$                                                                                                                                  |                       | 25   | 46   |           | 58   |            | 69   | ns | 4.5             | Fig.9      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $CP_0$ to $\overline{Q}_{5-9}$                                                                                                                   |                       | 25   | 46   |           | 58   |            | 69   | ns | 4.5             | Fig.9      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{CP}_1$ to $Q_n$                                                                                                                       |                       | 25   | 50   |           | 63   |            | 75   | ns | 4.5             | Fig.9      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{CP}_1$ to $\overline{Q}_{5-9}$                                                                                                        |                       | 25   | 50   |           | 63   |            | 75   | ns | 4.5             | Fig.9      |
| t <sub>PHL</sub>                    | propagation delay<br>MR to Q <sub>1-9</sub>                                                                                                                        |                       | 22   | 46   |           | 58   |            | 69   | ns | 4.5             | Fig.8      |
| t <sub>PLH</sub>                    | propagation delay MR to $\overline{Q}_{5-9}$ , $Q_0$                                                                                                               |                       | 20   | 46   |           | 58   |            | 69   | ns | 4.5             | Fig.8      |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                                                                                                                             |                       | 7    | 15   |           | 19   |            | 22   | ns | 4.5             | Fig.9      |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                                                                                                                                   | 16                    | 7    |      | 20        |      | 24         |      | ns | 4.5             | Fig.8      |
| t <sub>W</sub>                      | master reset pulse<br>width; HIGH                                                                                                                                  | 16                    | 4    |      | 20        |      | 24         |      | ns | 4.5             | Fig.8      |
| t <sub>rem</sub>                    | removal time<br>MR to $CP_0$ , $\overline{CP}_1$                                                                                                                   | 5                     | -5   |      | 5         |      | 5          |      | ns | 4.5             | Fig.8      |
| t <sub>su</sub>                     | $\begin{array}{c} \text{set-up time} \\ \overline{\text{CP}}_1 \text{ to } \underline{\text{CP}}_0; \\ \text{CP}_0 \text{ to } \overline{\text{CP}}_1 \end{array}$ | 10                    | -3   |      | 13        |      | 15         |      | ns | 4.5             | Fig.7      |
| t <sub>h</sub>                      | hold time<br>$CP_0$ to $\overline{CP}_1$ ;<br>$\overline{CP}_1$ to $CP_0$                                                                                          | 10                    | 6    |      | 13        |      | 15         |      | ns | 4.5             | Fig.7      |
| f <sub>max</sub>                    | maximum clock pulse<br>frequency                                                                                                                                   | 30                    | 61   |      | 24        |      | 20         |      | ns | 4.5             | Fig.8      |

# 74HC/HCT4017

## AC WAVEFORMS





# 74HC/HCT4017



## 74HC/HCT4017

#### **APPLICATION INFORMATION**

Some applications for the "4017" are:

- Decade counter with decimal decoding
- 1 out of n decoding counter (when cascaded)
- Sequential controller
- Timer

Figure 10 shows a technique for extending the number of decoded output states for the "4017". Decoded outputs are sequential within each stage and from stage to stage, with no dead time (except propagation delay).



Figure 11 shows an example of a divide-by 2 through divide-by 10 circuit using one "4017". Since "4017" has an asynchronous reset, the output pulse widths are narrow (minimum expected pulse width is 6 ns). The output pulse widths can be enlarged by inserting a RC network at the MR input.



## PACKAGE OUTLINES

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".