# **inter<sub>sil</sub>**"

# ACTS630MS

Radiation Hardened EDAC (Error Detection and Correction)

## Features

- Devices QML Qualified in Accordance with MIL-PRF-38535
- Detailed Electrical and Screening Requirements are Contained in SMD# 5962-96721 and Intersil's QM Plan
- 1.25 Micron Radiation Hardened SOS CMOS
- Total Dose >300K RAD (Si)
- Single Event Upset (SEU) Immunity: <1 x 10<sup>-10</sup> Errors/ Bit/Day (Typ)
- SEU LET Threshold>100 MEV-cm<sup>2</sup>/mg
- Dose Rate Upset>10<sup>11</sup> RAD (Si)/s, 20ns Pulse
- Dose Rate Survivability>10<sup>12</sup> RAD (Si)/s, 20ns Pulse
- Latch-Up Free Under Any Conditions
- Military Temperature Range-55°C to +125°C
- Significant Power Reduction Compared to ALSTTL Logic
- DC Operating Voltage Range 4.5V to 5.5V
- Input Logic Levels
- VIL = 0.8V Max
- VIH = VCC/2 Min
- Input Current  $\leq$  1µA at VOL, VOH
- Fast Propagation Delay37ns (Max), 24ns (Typ)

# Description

The Intersil ACTS630MS is a Radiation Hardened 16-bit parallel error detection and correction circuit. It uses a modified Hamming code to generate a 6-bit check word from each 16-bit data word. The check word is stored with the data word during a memory write cycle; during a memory read cycle a 22-bit word is taken form memory and checked for errors. Single bit errors in the data words are flagged and corrected. Single bit errors in check words are flagged but not corrected. The position of the incorrect bit is pinpointed, in both cases, by the 6-bit error syndrome code which is output during the error correction cycle.

The ACTS630MS utilizes advanced CMOS/SOS technology to achieve high-speed operation. This device is a member of a radiation hardened, high-speed, CMOS/SOS Logic Family.

The ACTS630MS is supplied in a 28 lead Ceramic Flatpack (K suffix) or a 28 Lead Ceramic Dual-In-Line Package (D suffix).

# Pinouts

28 PIN CERAMIC DUAL-IN-LINE, MIL-STD-1835 DESIGNATOR CDIP-T28, LEAD FINISH C TOP VIEW

|      |    |   | -  |      |
|------|----|---|----|------|
| DEF  | 1  | 0 | 28 | vcc  |
| DB0  | 2  |   | 27 | SEF  |
| DB1  | 3  |   | 26 | S1   |
| DB2  | 4  |   | 25 | S0   |
| DB3  | 5  |   | 24 | CB0  |
| DB4  | 6  |   | 23 | CB1  |
| DB5  | 7  |   | 22 | CB2  |
| DB6  | 8  |   | 21 | СВЗ  |
| DB7  | 9  |   | 20 | CB4  |
| DB8  | 10 |   | 19 | CB5  |
| DB9  | 11 |   | 18 | DB15 |
| DB10 | 12 |   | 17 | DB14 |
| DB11 | 13 |   | 16 | DB13 |
| GND  | 14 |   | 15 | DB12 |

#### 28 PIN CERAMIC FLATPACK, MIL-STD-1835 DESIGNATOR CDFP3-F28, LEAD FINISH C TOP VIEW



| PART NUMBER     | TEMPERATURE RANGE | SCREENING LEVEL       | PACKAGE                  |
|-----------------|-------------------|-----------------------|--------------------------|
| 5962F9672101VXC | -55°C to +125°C   | MIL-PRF-38535 Class V | 28 Lead SBDIP            |
| 5962F9672101VYC | -55°C to +125°C   | MIL-PRF-38535 Class V | 28 Lead Ceramic Flatpack |
| ACTS630D/Sample | 25°C              | Sample                | 28 Lead SBDIP            |
| ACTS630K/Sample | 25°C              | Sample                | 28 Lead Ceramic Flatpack |
| ACTS630HMSR     | 25°C              | Die                   | Die                      |

# **Ordering Information**



# DATASHEET

FN3204 Rev 1.00 January 1996

# **Function Tables**

#### **Control Functions**

| MEMORY | CON  | TROL |                                              |                          |                         | ERROR FLAGS |         |  |  |
|--------|------|------|----------------------------------------------|--------------------------|-------------------------|-------------|---------|--|--|
| CYCLE  | S1   | S0   | EDAC FUNCTION                                | DATA I/O                 | CHECKWORD               | SEF         | DEF     |  |  |
| WRITE  | Low  | Low  | Generates Checkword                          | Input Data               | Output Checkword        | Low         | Low     |  |  |
| READ   | Low  | High | Read Data and Check-<br>word                 | Input Data               | Input Checkword         | Low         | Low     |  |  |
| READ   | High | High | Latch and Flag Error                         | Latch Data               | Latch Checkword         | Enabled     | Enabled |  |  |
| READ   | High | Low  | Correct Data Word and Generate Syndrome Bits | Output Corrected<br>Data | Output Syndrome<br>Bits | Enabled     | Enabled |  |  |

#### **Check Word Generation**

|               |   | 16-BIT DATA WORD |   |   |   |   |   |   |   |   |    |    |    |    |    |    |
|---------------|---|------------------|---|---|---|---|---|---|---|---|----|----|----|----|----|----|
| CHECKWORD BIT | 0 | 1                | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| CB0           | Х | Х                |   | Х | Х |   |   |   | Х | Х | Х  |    |    | Х  |    |    |
| CB1           | Х |                  | Х | Х |   | Х | Х |   | Х |   |    | Х  |    |    | Х  |    |
| CB2           |   | Х                | Х |   | Х | Х |   | Х |   | Х |    |    | Х  |    |    | Х  |
| CB3           | Х | Х                | Х |   |   |   | Х | Х |   |   | Х  | Х  | Х  |    |    |    |
| CB4           |   |                  |   | Х | Х | Х | Х | Х |   |   |    |    |    | Х  | Х  | Х  |
| CB5           |   |                  |   |   |   |   |   |   | Х | Х | Х  | Х  | Х  | Х  | Х  | Х  |

NOTE: The six check bits are parity bits derived from the matrix of data bits as indicated by "x" for each bit

## **Error Syndrome Codes**

|                   |   | ERROR LOCATIONS |   |   |   |   |   |   |   |   |    |    |    |    |    |    |   |   |   |   |   |   |       |
|-------------------|---|-----------------|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|-------|
| SYNDROME<br>ERROR |   | DB              |   |   |   |   |   |   |   |   |    |    | NO |    |    |    |   |   |   |   |   |   |       |
| CODE              | 0 | 1               | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 0 | 1 | 2 | 3 | 4 | 5 | ERROR |
| CB0               | L | L               | Н | L | L | Н | Н | Н | L | L | L  | Н  | Н  | L  | Н  | Н  | L | Н | Н | Н | Н | Н | Н     |
| CB1               | L | Н               | L | L | Н | L | L | Н | L | н | н  | L  | Н  | Н  | L  | Н  | н | L | Н | Н | Н | Н | Н     |
| CB2               | Н | L               | L | Н | L | L | Н | L | Н | L | н  | н  | L  | Н  | Н  | L  | Н | Н | L | Н | Н | Н | Н     |
| CB3               | L | L               | L | Н | Н | Н | L | L | Н | н | L  | L  | L  | Н  | н  | Н  | н | Н | Н | L | Н | Н | Н     |
| CB4               | Н | Н               | Н | L | L | L | L | L | Н | н | н  | н  | Н  | L  | L  | L  | н | Н | Н | Н | L | Н | Н     |
| CB5               | Н | Н               | Н | Н | Н | Н | Н | Н | L | L | L  | L  | L  | L  | L  | L  | Н | Н | Н | Н | Н | L | Н     |

#### **Error Functions**

| TOTAL NUMB  | ER OF ERRORS    | ERROR |      |                 |
|-------------|-----------------|-------|------|-----------------|
| 16-BIT DATA | 6-BIT CHECKWORD | SEF   | DEF  | DATA CORRECTION |
| 0           | 0               | Low   | Low  | Not Applicable  |
| 1           | 0               | High  | Low  | Correction      |
| 0           | 1               | High  | Low  | Correction      |
| 1           | 1               | High  | High | Interrupt       |
| 2           | 0               | High  | High | Interrupt       |
| 0           | 2               | High  | High | Interrupt       |



#### **Die Characteristics**

#### DIE DIMENSIONS:

171 mils x 159 mils 6.7μm x 6.3μm

#### **METALLIZATION:**

Type: Al/Si/ Metal 1 Thickness: 7.125kÅ ±1.125kÅ Metal 2 Thickness: 9kÅ ±1kÅ

#### **GLASSIVATION:**

Type: SiO<sub>2</sub> Thickness: 8kÅ ±1kÅ

#### WORST CASE CURRENT DENSITY:

< 2.0 x 10<sup>5</sup>A/cm<sup>2</sup>

#### BOND PAD SIZE:

 $\begin{array}{l} 110 \mu m \; x \; 110 \mu m \\ 4.3 \; \text{mils} \; x \; 4.3 \; \text{mils} \end{array}$ 

# Metallization Mask Layout



inter<sub>si</sub>

© Copyright Intersil Americas LLC 2001. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="http://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

FN3204 Rev 1.00 January 1996

