## Data Sheet

## FEATURES

128 positions<br>End-to-end resistance: $\mathbf{5} \mathbf{k} \Omega, 10 \mathrm{k} \Omega, \mathbf{5 0} \mathbf{k} \Omega, 100 \mathrm{k} \Omega$<br>Ultracompact, SC70-6 ( $2 \mathrm{~mm} \times 2.1 \mathrm{~mm}$ ) package<br>$1^{2} \mathrm{C}$-compatible interface<br>Full read/write of wiper register<br>Power-on preset to midscale<br>Single-supply 2.7 V to 5.5 V<br>Rheostat mode temperature coefficient: $45 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$<br>Low power, $I_{D D}=0.9 \mu \mathrm{~A}$ at 3.3 V typical<br>Wide operating temperature range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## APPLICATIONS

## Mechanical potentiometer replacement in new designs <br> Transducer adjustment of pressure, temperature, position, chemical, and optical sensors <br> RF amplifier-biasing <br> LCD brightness and contrast adjustment <br> Automotive electronics adjustment <br> Gain control and offset adjustment

## GENERAL DESCRIPTION

The AD5247 provides a compact, $2 \mathrm{~mm} \times 2.1 \mathrm{~mm}$, packaged solution for 128-position adjustment applications. This device performs the same electronic adjustment function as a mechanical potentiometer or a variable resistor. Available in four different end-to-end resistance values ( $5 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$ ), these low temperature coefficient devices are ideal for high accuracy and stability variable resistance adjustments.

The wiper settings are controllable through the $\mathrm{I}^{2} \mathrm{C}$-compatible digital interface, which can also be used to read back the present wiper register control word. The $10 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$ options each

FUNCTIONAL BLOCK DIAGRAM


Figure 1.
have three hard-coded slave address options available to allow users access to three of these devices on one $\mathrm{I}^{2} \mathrm{C}$ bus (see Table 8 for a full list of slave address locations).

The resistance between the wiper and either end point of the fixed resistor varies linearly with respect to the digital code transferred into the RDAC latch. Note the terms digital potentiometer, VR (variable resistor), and RDAC are used interchangeably in this document.

Operating from a 2.7 V to 5.5 V power supply and consuming $0.9 \mu \mathrm{~A}(3.3 \mathrm{~V})$ allows the AD5247 to be used in portable battery-operated applications.

Rev. F
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## TABLE OF CONTENTS

Features .....  1
Applications ..... 1
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics- $5 \mathrm{k} \Omega$ Version .....  3
Electrical Characteristics- $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$ Versions. ..... 4
Timing Characteristics- $5 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$ Versions. ..... 5
Absolute Maximum Ratings ..... 6
ESD Caution ..... 6
Pin Configuration and Function Descriptions. ..... 7
Typical Performance Characteristics ..... 8
Test Circuits ..... 12
REVISION HISTORY
5/12—Rev. E to Rev. F
Changes to Features and General Description Sections .....  1
Changes to Idd Parameters, Table 1 ..... 3
Changes to Idd Parameters, Table 2 ..... 4
Changes to Figure 15 ..... 9
Changes to Figure 16 ..... 10
Removed Evaluation Board Section ..... 17
Changes to Ordering Guide ..... 18
1/11—Rev. D to Rev. E
Change to Table 1, Added Output Logic Low ..... 3
Change to Table 2, Added Output Logic Low ..... 4
3/10—Rev. C to Rev. D
Changes to Table 9 and Table 10 ..... 14
10/09—Rev. B to Rev. C
Changes to Zero-Scale Error ( $10 \mathrm{k} \Omega$ ) Parameter, Table 2 ..... 4
Changes to Ordering Guide ..... 18
$\mathrm{I}^{2} \mathrm{C}$ Interface ..... 13
Theory of Operation ..... 14
Programming the Variable Resistor ..... 14
Programming the Potentiometer Divider ..... 15
$\mathrm{I}^{2} \mathrm{C}$-Compatible 2-Wire Serial Bus ..... 15
Level Shifting for Bidirectional Interface ..... 16
ESD Protection ..... 16
Terminal Voltage Operating Range ..... 16
Maximum Operating Current ..... 16
Power-Up Sequence ..... 16
Layout and Power Supply Bypassing ..... 17
Constant Bias to Retain Resistance Setting ..... 17
Outline Dimensions ..... 18
Ordering Guide ..... 18
3/07-Rev. A to Rev. B
Changes to General Description Section ..... 1
Added Table 8 ..... 13
Changes to I ${ }^{2} \mathrm{C}$-Compatible 2-Wire Serial Bus Section ..... 15
Changes to Ordering Guide ..... 18
7/06—Rev. 0 to Rev. AUpdated Format.
$\qquad$Universal
Changes to Absolute Maximum Ratings section .....  6
Changes to Ordering Guide ..... 18
9/03-Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS— $5 \mathbf{k} \Omega$ VERSION

$\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$ or $3 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS—RHEOSTAT MODE <br> Resistor Differential Nonlinearity ${ }^{2}$ Resistor Integral Nonlinearity ${ }^{2}$ Nominal Resistor Tolerance ${ }^{3}$ Resistance Temperature Coefficient ${ }^{3}$ Output Resistance | R-DNL <br> R-INL <br> $\Delta \mathrm{R}_{\mathrm{AB}}$ <br> $\Delta \mathrm{R}_{\mathrm{AB}} / \Delta \mathrm{T}$ <br> Rws | Rwb, $V_{A}=$ no connect $\mathrm{R}_{\mathrm{wB}}, \mathrm{V}_{\mathrm{A}}=$ no connect $\text { Code }=0 \times 00$ | $\begin{aligned} & -1.5 \\ & -4 \\ & -30 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.75 \\ & \\ & 45 \\ & 75 \\ & \hline \end{aligned}$ | $\begin{aligned} & +1.5 \\ & +4 \\ & +30 \\ & \\ & 300 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \% \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \Omega \end{aligned}$ |
| DC CHARACTERISTICS—POTENTIOMETER DIVIDER MODE <br> Differential Nonlinearity ${ }^{4}$ <br> Integral Nonlinearity ${ }^{4}$ <br> Voltage Divider Temperature Coefficient <br> Full-Scale Error <br> Zero-Scale Error | DNL <br> INL <br> $\Delta V_{W} / \Delta T$ <br> $V_{\text {wise }}$ <br> VWZSE | $\begin{aligned} & \text { Code }=0 \times 40 \\ & \text { Code }=0 \times 7 \mathrm{~F} \\ & \text { Code }=0 \times 00 \end{aligned}$ | $\begin{aligned} & -1 \\ & -1 \\ & -3 \\ & 0 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.2 \\ & 15 \\ & -2 \\ & 1 \end{aligned}$ | $\begin{aligned} & +1 \\ & +1 \\ & 0 \\ & 2 \end{aligned}$ | $\begin{aligned} & \mathrm{LSB} \\ & \mathrm{LSB} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{LSB} \\ & \mathrm{LSB} \end{aligned}$ |
| RESISTOR TERMINALS <br> Voltage Range ${ }^{5}$ <br> Capacitance A ${ }^{6}$ <br> Capacitance W ${ }^{6}$ <br> Common-Mode Leakage | $\begin{aligned} & \mathrm{V}_{\mathrm{A},} \mathrm{~V}_{\mathrm{W}} \\ & \mathrm{C}_{\mathrm{A}} \\ & \mathrm{C}_{\mathrm{W}} \\ & \mathrm{Icm} \end{aligned}$ | $\mathrm{f}=1 \mathrm{MHz}$, measured to GND, code $=0 \times 40$ <br> $\mathrm{f}=1 \mathrm{MHz}$, measured to GND, code $=0 \times 40$ $V_{A}=V_{D D} / 2$ | GND | 45 <br> 60 <br> 1 | $V_{D D}$ | V <br> pF <br> pF <br> nA |
| DIGITAL INPUTS AND OUTPUTS <br> Input Logic High <br> Input Logic Low <br> Input Logic High <br> Input Logic Low <br> Input Current <br> Input Capacitance ${ }^{6}$ <br> Output Logic Low (SDA) | $\mathrm{V}_{\mathrm{IH}}$ <br> $\mathrm{V}_{\mathrm{IL}}$ <br> $\mathrm{V}_{\mathrm{IH}}$ <br> $\mathrm{V}_{\mathrm{IL}}$ <br> IL <br> CII <br> Vo | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or } 5 \mathrm{~V} \end{aligned}$ $\begin{aligned} & \mathrm{I}_{\mathrm{oL}}=3 \mathrm{~mA} \\ & \mathrm{loL}_{\mathrm{oL}}=6 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 2.1 \end{aligned}$ | 5 | $\begin{aligned} & 0.8 \\ & 0.6 \\ & \pm 1 \\ & \\ & 0.4 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| POWER SUPPLIES <br> Power Supply Range Supply Current <br> Power Dissipation ${ }^{7}$ Power Supply Sensitivity | $V_{\text {do range }}$ lod <br> PoISS <br> PSSR | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{LL}}=\mathrm{GND} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{LL}}=\mathrm{GND} \\ & \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V} ; \mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{L}}=\mathrm{GND} \\ & \mathrm{~V}_{\mathrm{H}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{LL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%, \\ & \text { code }=\text { midscale } \end{aligned}$ | 2.7 | 3 <br> 2.5 <br> 0.9 $\pm 0.003$ | 5.5 <br> 7 <br> 5.2 <br> 2 <br> 40 $\pm 0.05$ | V $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{W}$ \%/\% |
| DYNAMIC CHARACTERISTICS ${ }^{6,8}$ <br> Bandwidth -3 dB <br> Total Harmonic Distortion <br> $\mathrm{V}_{\mathrm{w}}$ Settling Time <br> Resistor Noise Voltage Density | BW_5 K <br> THDw <br> ts <br> $\mathrm{e}_{\mathrm{N}, \mathrm{wb}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{AB}}=5 \mathrm{k} \Omega, \text { code }=0 \times 40 \\ & \mathrm{~V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{A}}=5 \mathrm{~V}, \pm 1 \mathrm{LSB} \text { error band } \\ & \mathrm{R}_{\mathrm{wB}}=2.5 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{S}}=0 \Omega \end{aligned}$ |  | $\begin{aligned} & 1.2 \\ & 0.05 \\ & 1 \\ & 6 \end{aligned}$ |  | MHz <br> \% <br> us <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |

[^0]
## AD5247

## ELECTRICAL CHARACTERISTICS— $\mathbf{1 0} \mathbf{k} \Omega \mathbf{5 0} \mathbf{~ k} \Omega$, AND $\mathbf{1 0 0} \mathbf{k} \boldsymbol{\Omega}$ VERSIONS

$\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$ or $3 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS—RHEOSTAT MODE <br> Resistor Differential Nonlinearity ${ }^{2}$ <br> Resistor Integral Nonlinearity ${ }^{2}$ <br> Nominal Resistor Tolerance ${ }^{3}$ <br> Resistance Temperature Coefficient ${ }^{3}$ <br> Output Resistance | R-DNL <br> R-INL <br> $\Delta \mathrm{R}_{\mathrm{AB}}$ <br> $\Delta R_{A B} / \Delta T$ <br> Rwb | $\mathrm{R}_{\mathrm{wB}}, \mathrm{V}_{\mathrm{A}}=$ no connect <br> Rwb, $V_{A}=$ no connect <br> Code $=0 \times 00$ | $\begin{aligned} & -1 \\ & -2 \\ & -20 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.25 \\ & 45 \\ & 75 \\ & \hline \end{aligned}$ | $\begin{aligned} & +1 \\ & +2 \\ & +20 \\ & \\ & 300 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \% \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \Omega \end{aligned}$ |
| DC CHARACTERISTICS—POTENTIOMETER DIVIDER MODE <br> Differential Nonlinearity ${ }^{4}$ <br> Integral Nonlinearity ${ }^{4}$ Voltage Divider Temperature Coefficient Full-Scale Error ( $50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ ) Zero-Scale Error ( $50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ ) Full-Scale Error ( $10 \mathrm{k} \Omega$ ) Zero-Scale Error (10 k $\Omega$ ) | DNL <br> INL <br> $\Delta \mathrm{V}_{\mathrm{w}} / \Delta \mathrm{T}$ <br> $V_{\text {WFSE }}$ <br> VWZSE <br> $V_{\text {WFSE }}$ <br> $V_{\text {WZSE }}$ | $\begin{aligned} & \text { Code }=0 \times 40 \\ & \text { Code }=0 \times 7 \mathrm{~F} \\ & \text { Code }=0 \times 00 \\ & \text { Code }=0 \times 7 \mathrm{~F} \\ & \mathrm{~V}_{\mathrm{DD}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \text { code }=0 \times 00 \\ & \mathrm{~V}_{\mathrm{DD}}=2.7 \mathrm{~V} \text { to } 4.4 \mathrm{~V}, \text { code }=0 \times 00 \end{aligned}$ | $\begin{aligned} & -1 \\ & -1 \\ & -1 \\ & 0 \\ & -2 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.2 \\ & 15 \\ & -1 \\ & 0.4 \\ & -0.5 \\ & 0.5 \\ & 0.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & +1 \\ & +1 \\ & \\ & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 1.2 \end{aligned}$ | LSB LSB ppm $/{ }^{\circ} \mathrm{C}$ LSB LSB LSB LSB LSB |
| RESISTOR TERMINALS <br> Voltage Range ${ }^{5}$ <br> Capacitance A ${ }^{6}$ <br> Capacitance W ${ }^{6}$ <br> Common-Mode Leakage | $\mathrm{V}_{\mathrm{A},} \mathrm{V}_{\mathrm{w}}$ <br> $C_{A}$ <br> $C_{w}$ <br> Icm | $\mathrm{f}=1 \mathrm{MHz}$, measured to GND, code $=0 \times 40$ <br> $\mathrm{f}=1 \mathrm{MHz}$, measured to GND, code $=0 \times 40$ $V_{A}=V_{D D} / 2$ | GND | $\begin{aligned} & 45 \\ & 60 \\ & 1 \end{aligned}$ | $V_{\text {DD }}$ | V <br> pF <br> pF <br> nA |
| DIGITAL INPUTS AND OUTPUTS <br> Input Logic High <br> Input Logic Low <br> Input Logic High <br> Input Logic Low <br> Input Current <br> Input Capacitance ${ }^{6}$ <br> Output Logic Low (SDA) | $\mathrm{V}_{\text {IH }}$ <br> $\mathrm{V}_{\mathrm{II}}$ <br> $\mathrm{V}_{\mathrm{IH}}$ <br> VII <br> IL <br> CII <br> VoL | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or } 5 \mathrm{~V} \end{aligned}$ $\begin{aligned} & \mathrm{IOL}=3 \mathrm{~mA} \\ & \mathrm{loL}=6 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 2.1 \end{aligned}$ | 5 | $\begin{aligned} & 0.8 \\ & 0.6 \\ & \pm 1 \\ & \\ & 0.4 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| POWER SUPPLIES <br> Power Supply Range <br> Supply Current <br> Power Dissipation ${ }^{7}$ <br> Power Supply Sensitivity | Vddrange ldo <br> PoISS <br> PSSR | $\begin{aligned} & V_{D D}=5.5 \mathrm{~V} ; \mathrm{V}_{H H}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{L}}=\mathrm{GND} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{V}_{H H}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{L}}=\mathrm{GND} \\ & \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V} ; \mathrm{V}_{H}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{LL}}=\mathrm{GND} \\ & \mathrm{~V}_{\mathrm{H}}=5 \mathrm{~V} \text { or } \mathrm{V}_{I L}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%, \text { code }=\text { midscale } \end{aligned}$ | 2.7 | 3 <br> 2.5 <br> 0.9 $\pm 0.01$ | 5.5 7 5.2 2 40 $\pm 0.02$ | V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{W}$ <br> \%/\% |


| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS ${ }^{6,8}$ |  |  |  |  |  |  |
| Bandwidth -3 dB | BW | $\begin{aligned} & \mathrm{R}_{A B}=10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega \\ & \mathrm{code}=0 \times 40 \end{aligned}$ |  | 600/100/40 |  | kHz |
| Total Harmonic Distortion | THD ${ }_{\text {w }}$ | $\mathrm{V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$ |  | 0.05 |  | \% |
| $\mathrm{V}_{\mathrm{w}}$ Settling Time ( $10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$ ) | ts | $\mathrm{V}_{\mathrm{A}}=5 \mathrm{~V} \pm 1 \mathrm{LSB}$ error band |  | 2 |  | $\mu \mathrm{s}$ |
| Resistor Noise Voltage Density | en_wb | $\mathrm{Rw}_{\mathrm{w}}=5 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{s}}=0$ |  | 9 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |

${ }^{1}$ Typical specifications represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
${ }^{2}$ Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic.
${ }^{3} \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}$, wiper $\left(\mathrm{V}_{\mathrm{w}}\right)=$ no connect.
${ }^{4} I N L$ and $D N L$ are measured at $V_{W}$, with the RDAC configured as a potentiometer divider similar to a voltage output $D A C . V_{A}=V_{D D}$ and $V_{B}=0 \mathrm{~V}$.
DNL specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions.
${ }^{5}$ Resistor Terminal A and Resistor Terminal W have no limitations on polarity with respect to each other.
${ }^{6}$ Guaranteed by design, not subject to production test.
${ }^{7}$ PDISS is calculated from ( $\mathrm{l}_{\mathrm{DD}} \times \mathrm{V}_{\mathrm{DD}}$ ). CMOS logic level inputs result in minimum power dissipation.
${ }^{8}$ All dynamic characteristics use $V_{D D}=5 \mathrm{~V}$.

## TIMING CHARACTERISTICS— $\mathbf{5} \mathbf{k} \Omega, 10 \mathbf{k} \Omega, 50 \mathbf{k} \Omega$, AND $100 \mathrm{k} \Omega$ VERSIONS

$\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$ or $3 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter ${ }^{1,2,3}$ | Symbol | Min | Typ ${ }^{4}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SCL Clock Frequency | $\mathrm{f}_{\text {SCL }}$ |  |  | 400 | kHz |
| Bus Free Time Between Stop and Start, $\mathrm{t}_{\text {buF }}$ | $\mathrm{t}_{1}$ | 1.3 |  |  | $\mu \mathrm{s}$ |
| Hold Time (Repeated Start), $\mathrm{thD}_{\text {; STA }}{ }^{5}$ | $\mathrm{t}_{2}$ | 0.6 |  |  | $\mu s$ |
| Low Period of SCL Clock, tıow | $\mathrm{t}_{3}$ | 1.3 |  |  | $\mu s$ |
| High Period of SCL Clock, $\mathrm{t}_{\text {HIGH }}$ | $\mathrm{t}_{4}$ | 0.6 |  | 50 | $\mu s$ |
| Setup Time for Repeated Start Condition, tsu;sta | $\mathrm{t}_{5}$ | 0.6 |  |  | $\mu s$ |
| Data Hold Time, thD;DAT | $\mathrm{t}_{6}$ |  |  | 0.9 | $\mu \mathrm{s}$ |
| Data Setup Time, tsu;DAt | $\mathrm{t}_{7}$ | 100 |  |  | ns |
| Fall Time of Both SDA and SCL Signals, $t_{F}$ | $\mathrm{t}_{8}$ |  |  | 300 | ns |
| Rise Time of Both SDA and SCL Signals, $t_{R}$ | $\mathrm{t}_{9}$ |  |  | 300 | ns |
| Setup Time for Stop Condition, $\mathrm{t}_{\text {su; }}$ Sto | $\mathrm{t}_{10}$ | 0.6 |  |  | $\mu \mathrm{s}$ |

[^1]

Figure 2. ${ }^{2}$ C Interface, Detailed Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 4.

| Parameter | Rating |
| :---: | :---: |
| $V_{\text {DD }}$ to GND | -0.3 V to +7V |
| $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{w}}$ to GND | VDD |
| Terminal Current, Ax to Bx, Ax to Wx, Bx to Wx |  |
| Pulsed ${ }^{1}$ | $\pm 20 \mathrm{~mA}$ |
| Continuous | $\pm 5 \mathrm{~mA}$ |
| Digital Inputs and Output Voltage to GND | 0 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature (Tımax) | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Thermal Resistance $\theta_{\mathrm{JA}}{ }^{2}$ : (SC70-6) | $340^{\circ} \mathrm{C} / \mathrm{W}$ |
| Reflow Soldering Peak Temperature |  |
| SnPb | $240^{\circ} \mathrm{C}$ |
| Pb -Free | $260^{\circ} \mathrm{C}$ |

${ }^{1}$ Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the $A, B$, and $W$ terminals at a given resistance.
${ }^{2}$ Package power dissipation $=\left(\mathrm{T}_{\text {Jmax }}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | VDD | Positive Power Supply. |
| 2 | GND | Digital Ground and B Termination Voltage. |
| 3 | SCL | Serial Clock Input; Positive Edge Triggered. |
| 4 | SDA | Serial Data Input/Output. |
| 5 | W | Terminal W. |
| 6 | A | Terminal A. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. R-INL vs. Code vs. Supply Voltages


Figure 5. R-DNL vs. Code vs. Supply Voltages


Figure 6. INL vs. Code vs. Temperature


Figure 7. DNL vs. Code vs. Temperature


Figure 8. INL vs. Code vs. Supply Voltages


Figure 9. DNL vs. Code vs. Supply Voltages


Figure 10. R-INL vs. Code vs. Temperature


Figure 11. R-DNL vs. Code vs. Temperature


Figure 12. Full-Scale Error vs. Temperature


Figure 13. Zero-Scale Error vs. Temperature


Figure 14. Supply Current vs. Temperature


Figure 15. $\Delta R_{w B} / \Delta T$ vs. Code


Figure 16. $\Delta V_{w B} / \Delta T$ vs. Code


Figure 17. Gain vs. Frequency vs. Code, $R_{A B}=5 \mathrm{k} \Omega$


Figure 18. Gain vs. Frequency vs. Code, $R_{A B}=10 \mathrm{k} \Omega$


Figure 19. Gain vs. Frequency vs. Code, $R_{A B}=50 \mathrm{k} \Omega$


Figure 20. Gain vs. Frequency vs. Code, $R_{A B}=100 \mathrm{k} \Omega$


Figure 21. $-3 d B$ Bandwidth @ Code $=0 \times 80$


Figure 22. IDD vs. Frequency


Figure 23. Wiper Resistance vs. Code vs. VDD


Figure 24. Digital Feedthrough


Figure 25. Midscale Glitch, Code 0x40 to Code 0x3F


Figure 26. Large Signal Settling Time

## TEST CIRCUITS

Figure 27 to Figure 32 define the test conditions used in the Specifications section.


Figure 27. Potentiometer Divider Nonlinearity Error (INL, DNL)


Figure 30. Power Supply Sensitivity (PSS, PSSR)


Figure 31. Gain vs. Frequency


Figure 32. Common-Mode Leakage Current

## I ${ }^{2} \mathrm{C}$ INTERFACE

The following abbreviations are used in this section:

- $S=$ start condition
- $\overline{\mathrm{W}}=$ write
- $\mathrm{P}=$ stop condition
- $\mathrm{R}=\mathrm{read}$
- A = acknowledge
- A6, A5, A4, A3, A2, A1, A0 = address bits
- $\mathrm{X}=$ don't care

Table 6. Write Mode


Table 7. Read Mode

| S | A6 | A5 | A4 | A3 | A2 | A1 | A0 | R | A | 0 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | A | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Slave Address Byte |  |  |  |  |  |  |  | Data Byte |  |  |  |  |  |  |  |  |  |  |



Figure 33. Writing to the RDAC Register


Figure 34. Reading from the RDAC Register
Table 8. $\mathrm{I}^{2} \mathrm{C}$ Slave Addresses

| Model | Slave Addresses |  |  |  |  |  |  | Model | Slave Address |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | A6 | A5 | A4 | A3 | A2 | A1 | A0 |  | A6 | A5 | A4 | A3 | A2 | A1 | A0 |
| AD5247BKS5-R2 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | AD5247BKS50-RL7 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |
| AD5247BKS5-RL7 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | AD5247BKSZ50-RL7 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |
| AD5247BKSZ5-RL7 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | AD5247BKS100-R2 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |
| AD5247BKS10-R2 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | AD5247BKSZ100-R2 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |
| AD5247BKS10-RL7 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | AD5247BKS100-RL7 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |
| AD5247BKSZ10-RL7 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | AD5247BKSZ100-RL7 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |
| AD5247BKSZ10-1RL7 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | AD5247BKSZ100-1RL7 | 0 | 0 | 1 | 0 | 1 | 1 | 1 |
| AD5247BKSZ10-2RL7 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | AD5247BKSZ100-2RL7 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |
| AD5247BKS50-R2 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |  |  |  |  |  |  |  |  |

## THEORY OF OPERATION

The AD5247 is a 128-position, digitally-controlled variable resistor (VR) device. An internal power-on preset places the wiper at midscale during power-on, which simplifies the default condition recovery at power-up.

## PROGRAMMING THE VARIABLE RESISTOR

## Rheostat Operation

The nominal resistance ( $\mathrm{R}_{A B}$ ) of the RDAC between Terminal A and Terminal B is available in $5 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$. The final two or three digits of the part number determine the nominal resistance value; for example, $10 \mathrm{k} \Omega=10$ and $50 \mathrm{k} \Omega=50$. The $\mathrm{R}_{A B}$ of the VR has 128 contact points accessed by the wiper terminal, plus the B terminal contact. The 7 -bit data in the RDAC latch is decoded to select one of the 128 possible settings.
Assuming a $10 \mathrm{k} \Omega$ part is used, the wiper's first connection starts at the B terminal for Data 0x00. Because there is a $50 \Omega$ wiper contact resistance, such a connection yields a minimum of $100 \Omega$ $(2 \times 50 \Omega)$ resistance between Terminal W and Terminal B. The second connection is the first tap point, corresponding to $178 \Omega$ $\left(\mathrm{R}_{\mathrm{WB}}=\mathrm{R}_{A B} / 128+\mathrm{R}_{\mathrm{W}}=78 \Omega+2 \times 50 \Omega\right.$ ) for Data $0 \times 01$. The third connection is the next tap point, representing $256 \Omega(2 \times 78 \Omega$ $+2 \times 50 \Omega$ ) for Data $0 \times 02$, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at $10,100 \Omega\left(\mathrm{R}_{A B}+2 \times \mathrm{R}_{\mathrm{W}}\right)$.

Figure 35 shows a simplified diagram of the equivalent RDAC circuit where the last resistor string is not accessed.


Figure 35. AD5247 Equivalent RDAC Circuit

The general equation determining the digitally programmed output resistance between $W$ and $B$ is

$$
\begin{equation*}
R_{W B}(D)=\frac{D}{128} \times R_{A B}+2 \times R_{W} \tag{1}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of the binary code loaded in the 7-bit RDAC register.
$R_{A B}$ is the end-to-end resistance.
$R_{W}$ is the wiper resistance contributed by the on resistance of the internal switch.
In summary, if $\mathrm{R}_{A B}=10 \mathrm{k} \Omega$ and the Terminal A is open-circuited, the output resistance $\mathrm{R}_{\mathrm{wB}}$, shown in Table 9, is set for the indicated RDAC latch codes.

Table 9. Codes and Corresponding $\mathrm{R}_{\text {wb }}$ Resistance

| D (Decimal) | RwB $^{(\Omega)}$ | Output State |
| :--- | :--- | :--- |
| 127 | 10,072 | Full scale $\left(R_{A B}+2 \times \mathrm{R}_{\mathrm{w}}\right)$ |
| 64 | 5150 | Midscale |
| 1 | 228 | 1 LSB |
| 0 | 150 | Zero scale (wiper contact resistance) |

Note that in the zero-scale condition, a finite resistance of $100 \Omega$ between Terminal W and Terminal B is present. Care should be taken to limit the current flow between $W$ and $B$ in this state to a maximum pulse current of no more than 20 mA . Otherwise, degradation or possible destruction of the internal switch contact can occur.
Similar to the mechanical potentiometer, the resistance of the RDAC between Wiper W and Terminal A also produces a digitally controlled complementary resistance, $\mathrm{R}_{\mathrm{wA}}$. When these terminals are used, the Terminal B can be opened. Set the resistance value for $\mathrm{RwA}_{\mathrm{w}}$ to start at a maximum value of resistance and to decrease the data loaded in the latch increases in value. The general equation for this operation is

$$
\begin{equation*}
R_{W A}(D)=\frac{128-D}{128} \times R_{A B}+2 \times R_{W} \tag{2}
\end{equation*}
$$

If $R_{A B}=10 \mathrm{k} \Omega$ and the $B$ terminal is open-circuited, the output resistance, RwA, shown in Table 10, is set for the indicated RDAC latch codes.

Table 10. Codes and Corresponding $R_{w A}$ Resistance

| D (Decimal) | Rwa $(\boldsymbol{\Omega})$ | Output State |
| :--- | :--- | :--- |
| 127 | 228 | Full scale |
| 64 | 5150 | Midscale |
| 1 | 10,071 | 1 LSB |
| 0 | 10,150 | Zero scale |

Typical device-to-device matching is process lot dependent and can vary by up to $\pm 30 \%$. Because the resistance element is processed in thin film technology, the change in $\mathrm{R}_{A B}$ with temperature has a very low $45 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ temperature coefficient.

## PROGRAMMING THE POTENTIOMETER DIVIDER

## Voltage Output Operation

The digital potentiometer easily generates a voltage divider at wiper-to- B and wiper-to- A , proportional to the input voltage at A-to-B. Unlike the polarity of $\mathrm{V}_{\mathrm{DD}}$ to GND, which must be positive, voltage across A-to-B, W-to-A, and W-to-B can be at either polarity.
If ignoring the effect of the wiper resistance for approximation, connecting the Terminal A to 5 V and the Terminal B to ground produces an output voltage at the wiper-to- B starting at 0 V up to 1 LSB less than 5 V . Each LSB of voltage is equal to the voltage applied across Terminal A and Terminal B divided by the 128 positions of the potentiometer divider. The general equation defining the output voltage at $\mathrm{V}_{\mathrm{w}}$ with respect to ground for any valid input voltage applied to Terminal A and Terminal B is

$$
\begin{equation*}
V_{W}(D)=\frac{D}{128} \times V_{A} \tag{3}
\end{equation*}
$$

A more accurate calculation that includes the effect of wiper resistance, $\mathrm{V}_{\mathrm{W}}$, is

$$
\begin{equation*}
V_{W}(D)=\frac{R_{W B}(D)}{R_{A B}} \times V_{A} \tag{4}
\end{equation*}
$$

Operation of the digital potentiometer in the divider mode results in a more accurate operation over temperature. Unlike rheostat mode, divider mode makes the output voltage mainly on the ratio of Internal Resistor $\mathrm{R}_{\mathrm{wA}}$ to Internal Resistor $\mathrm{R}_{\mathrm{wB}}$, and not the absolute values. Therefore, the temperature drift reduces to $15 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

## $I^{2}$ C-COMPATIBLE 2-WIRE SERIAL BUS

The first byte of the AD5247 is a slave address byte (see the $\mathrm{I}^{2} \mathrm{C}$ Interface section). It has a 7 -bit slave address and an $\mathrm{R} / \overline{\mathrm{W}}$ bit. The $5 \mathrm{k} \Omega$ and $50 \mathrm{k} \Omega$ options support one 7 -bit slave address while the $10 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$ options each have three hard-coded slave address options available (see Table 8 for a full list of slave address locations). The extra hard coded slave addresses on the $10 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$ options allow users to employ up to three of these devices on one $\mathrm{I}^{2} \mathrm{C}$ bus. The seven MSBs of the slave address are followed by 0 for a write command or 1 to place the device in read mode.

The 2-wire $\mathrm{I}^{2} \mathrm{C}$ serial bus protocol operates as follows:

1. The master initiates a data transfer by establishing a start condition, which is when a high-to-low transition on the SDA line occurs while SCL is high (see Figure 33). The following byte is the slave address byte, consisting of the 7-bit slave address followed by an $\mathrm{R} / \overline{\mathrm{W}}$ bit (this bit determines whether data is read from or written to the slave device). The slave, whose address corresponds to the transmitted address, responds by pulling the SDA line low during the ninth clock pulse (this is termed the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its serial register. If the $\mathrm{R} / \overline{\mathrm{W}}$ bit is high, the master reads from the slave device. If the $\mathrm{R} / \overline{\mathrm{W}}$ bit is low, the master writes to the slave device.
2. In write mode, after acknowledgement of the slave address byte, the next byte is the data byte. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 33).
3. In read mode, after acknowledgment of the slave address byte, data is received over the serial bus in sequences of nine clock pulses (a slight difference from write mode, where eight data bits are followed by an acknowledge bit). Similarly, the transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 34).
4. When all data bits have been read or written, a stop condition is established by the master. A stop condition is defined as a low-to-high transition on the SDA line while SCL is high. In write mode, the master pulls the SDA line high during the $10^{\text {th }}$ clock pulse to establish a stop condition (see Figure 33). In read mode, the master issues a no acknowledge for the ninth clock pulse (that is, the SDA line remains high). The master then brings the SDA line low before the $10^{\text {th }}$ clock pulse, which goes high to establish a stop condition (see Figure 34).
A repeated write function gives the user flexibility to update the RDAC output a number of times after addressing the part only once. For example, after the RDAC has acknowledged its slave address in the write mode, the RDAC output updates on each successive byte. If different instructions are needed, the write/read mode has to start again with a new slave address and data byte. Similarly, a repeated read function of the RDAC is also allowed.

## LEVEL SHIFTING FOR BIDIRECTIONAL INTERFACE

While most legacy systems can be operated at one voltage, a new component can be optimized at another voltage. When two systems operate the same signal at two different voltages, proper level shifting is needed. For instance, users can employ a $3.3 \mathrm{~V}^{2} \mathrm{PROM}$ to interface with a 5 V digital potentiometer. A level shifting scheme is needed to enable a bidirectional communication so that the setting of the digital potentiometer can be stored in and retrieved from the $E^{2} P R O M$. Figure 36 shows one of the level-shifting implementations. M1 and M2 can be any N-channel signal FETs, or if $\mathrm{V}_{\mathrm{DD}}$ falls below 2.5 V , M1 and M2 can be low threshold FETs such as the FDV301N.


Figure 36. Level-Shifting for Operation at Different Potentials

## ESD PROTECTION

All digital inputs are protected with a series input resistor and parallel Zener ESD structures as shown in Figure 37. This applies to digital input pins (SDA and SCL).


Figure 37. ESD Protection of Digital Pins

## TERMINAL VOLTAGE OPERATING RANGE

The AD5247 VDD and GND power supply defines the boundary conditions for proper 3-terminal digital potentiometer operation. Supply signals present on Terminal A and Terminal W that exceed $\mathrm{V}_{\mathrm{DD}}$ or GND are clamped by the internal forward biased diodes (see Figure 38).


Figure 38. Maximum Terminal Voltages Set by VDD and GND

## MAXIMUM OPERATING CURRENT

At low code values, the user should be aware that, due to low resistance values, the current through the RDAC might exceed the 5 mA limit. In Figure 39, a 5 V supply is placed on the wiper, and the current through Terminal W and Terminal B is plotted with respect to code. A line is also drawn denoting the 5 mA current limit. Note that at low code values (particularly for the $5 \mathrm{k} \Omega$ and $10 \mathrm{k} \Omega$ options), the current level increases significantly. Care should be taken to limit the current flow between W and B in this state to a maximum continuous current of 5 mA and a maximum pulse current of no more than 20 mA . Otherwise, degradation or possible destruction of the internal switch contacts can occur.


Figure 39. Maximum Operating Current

## POWER-UP SEQUENCE

Because the ESD protection diodes limit the voltage compliance at Terminal A and Terminal W (see Figure 38), it is important to power $\mathrm{V}_{\mathrm{DD}} / \mathrm{GND}$ before applying any voltage to Terminal A and Terminal W; otherwise, the diode is forward-biased such that $V_{D D}$ is powered unintentionally and can affect the rest of the user's circuit. The ideal power-up sequence is in the following order: $\mathrm{GND}, \mathrm{V}_{\mathrm{DD}}$, digital inputs, $\mathrm{V}_{\mathrm{A}}$, and $\mathrm{V}_{\mathrm{w}}$. The relative order of powering $V_{\mathrm{A}}$ and $\mathrm{V}_{\mathrm{w}}$ and the digital inputs is not important as long as they are powered after $\mathrm{V}_{\mathrm{DD}} / \mathrm{GND}$.

## LAYOUT AND POWER SUPPLY BYPASSING

It is good practice to employ a compact, minimum lead-length layout design. The leads to the inputs should be as direct as possible with minimum conductor length. Ground paths should have low resistance and low inductance.
Similarly, it is good practice to bypass the power supplies with quality capacitors for optimum stability. Supply leads to the device should be bypassed with $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ disc or chip ceramic capacitors. Low ESR $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum or electrolytic capacitors should also be applied at the supplies to minimize any transient disturbance and low frequency ripple (see Figure 40). Note that the digital ground should also be joined remotely to the analog ground at one point to minimize the ground bounce.


Figure 40. Power Supply Bypassing

## CONSTANT BIAS TO RETAIN RESISTANCE SETTING

For users who desire nonvolatility but cannot justify the additional cost for the EEMEM, the AD5247 can be considered a low cost alternative because it maintains a constant bias to retain the wiper setting. The AD5247 is specifically designed with low power in mind, which allows low power consumption even in battery-operated systems.
Figure 41 demonstrates the power consumption from a 3.4 V $450 \mathrm{~mA} / \mathrm{hr}$ Li-Ion cell phone battery, which is connected to the

AD5247. The measurement over time shows that the device draws approximately $1.3 \mu \mathrm{~A}$ and consumes negligible power. Over a course of 30 days, the battery was depleted by less than $2 \%$, the majority of which was due to the intrinsic leakage current of the battery itself.


Figure 41. Battery Operating Life Depletion
This demonstrates that constantly biasing the potentiometer is a practical approach. Most portable devices do not require the removal of batteries for charging. Although the resistance setting of the AD5247 is lost when the battery needs replacement, such events occur rather infrequently. As a result, this inconvenience is justified by the lower cost and smaller size offered by the AD5247. If total power is lost, the user should be provided with a means to adjust the setting accordingly.

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-203-AB
Figure 42. 6-Lead Thin Shrink Small Outline Transistor Package [SC70]
(KS-6)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model ${ }^{1}$ | $\mathrm{R}_{\text {AB }}(\mathrm{k} \Omega$ ) | Temperature Range | Package Description ${ }^{2}$ | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD5247BKSZ5-RL7 | 5 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-lead Thin Shrink Small Outline Transistor Package [SC70] | KS-6 | D96 |
| AD5247BKSZ10-RL7 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-lead Thin Shrink Small Outline Transistor Package [SC70] | KS-6 | D95 |
| AD5247BKSZ10-1RL7 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-lead Thin Shrink Small Outline Transistor Package [SC70] | KS-6 | D5E |
| AD5247BKSZ10-2RL7 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-lead Thin Shrink Small Outline Transistor Package [SC70] | KS-6 | DAK |
| AD5247BKSZ50-RL7 | 50 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-lead Thin Shrink Small Outline Transistor Package [SC70] | KS-6 | D97 |
| AD5247BKSZ100-R2 | 100 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-lead Thin Shrink Small Outline Transistor Package [SC70] | KS-6 | D98 |
| AD5247BKSZ100-RL7 | 100 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-lead Thin Shrink Small Outline Transistor Package [SC70] | KS-6 | D98 |
| AD5247BKSZ100-1RL7 | 100 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-lead Thin Shrink Small Outline Transistor Package [SC70] | KS-6 | DAJ |
| AD5247BKSZ100-2RL7 | 100 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-lead Thin Shrink Small Outline Transistor Package [SC70] | KS-6 | DAL |
| EVAL-AD5247DBZ |  |  | Evaluation Board |  |  |

${ }^{1} \mathrm{Z}=$ RoHS compliant part.
${ }^{2}$ The evaluation board is shipped with the $10 \mathrm{k} \Omega \mathrm{R}_{\mathrm{AB}}$ resistor option; however, the board is compatible with all available resistor value options.
Data Sheet AD5247

NOTES

## NOTES


[^0]:    ${ }^{1}$ Typical specifications represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
    ${ }^{2}$ Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic.
    ${ }^{3} \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}$, wiper $\left(\mathrm{V}_{\mathrm{W}}\right)=$ no connect.
    ${ }^{4}$ INL and DNL are measured at $V_{W}$, with the RDAC configured as a potentiometer divider similar to a voltage output $D A C . V_{A}=V_{D D}$ and $V_{B}=0 \mathrm{~V}$.
    DNL specification limits of $\pm 1$ LSB maximum are guaranteed monotonic under operating conditions.
    ${ }^{5}$ Resistor Terminal A and Resistor Terminal W have no limitations on polarity with respect to each other.
    ${ }^{6}$ Guaranteed by design and not subject to production test.
    ${ }^{7} \mathrm{P}_{\text {DISS }}$ is calculated from ( $\mathrm{I}_{D D} \times \mathrm{V}_{D D}$ ). CMOS logic level inputs result in minimum power dissipation.
    ${ }^{8}$ All dynamic characteristics use $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.

[^1]:    ${ }^{1}$ Specifications apply to all parts.
    ${ }^{2}$ Guaranteed by design, not subject to production test.
    ${ }^{3}$ See timing diagrams (Figure 2, Figure 33, and Figure 34) for locations of measured values.
    ${ }^{4}$ Typical specifications represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{D D}=5 \mathrm{~V}$.
    ${ }^{5}$ After this period, the first clock pulse is generated.

