## Low Cost Instrumentation Amplifier

## FEATURES

## Easy to use

Low cost solution
Higher performance than two or three op amp design
Unity gain with no external resistor
Optional gains with one external resistor
(Gain range: 2 to 1000)
Wide power supply range: $\pm 2.6 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$
Available in 8-lead PDIP and 8-lead SOIC_N packages
Low power, 1.5 mA maximum supply current DC performance
$0.15 \%$ gain accuracy: G = 1
$125 \mu \mathrm{~V}$ maximum input offset voltage
$1.0 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum input offset drift
5 nA maximum input bias current
66 dB minimum common-mode rejection ratio: $\mathrm{G}=1$
Noise
$12 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ @ 1 kHz input voltage noise
$\mathbf{0 . 6 0} \boldsymbol{\mu V}$ p-p noise: $0.1 \mathbf{H z}$ to $\mathbf{1 0 ~ H z}, \mathbf{G}=\mathbf{1 0}$
AC characteristics
800 kHz bandwidth: G = 10
$10 \mu$ s settling time to $0.1 \%$ @ $\mathbf{G}=1$ to 100
1.2 V/ $\mu \mathrm{s}$ slew rate

## APPLICATIONS

Transducer interface<br>Low cost thermocouple amplifier<br>Industrial process controls<br>Difference amplifier<br>Low cost data acquisition

PIN CONFIGURATION


Figure 1. 8-Lead PDIP and 8-Lead SOIC_N ( $N$ and $R$ Suffixes)

## GENERAL DESCRIPTION

The AD622 is a low cost, moderately accurate instrumentation amplifier that requires only one external resistor to set any gain between 2 and 1000 . For a gain of 1 , no external resistor is required. The AD622 is a complete difference or subtracter amplifier system that also provides superior linearity and common-mode rejection by incorporating precision lasertrimmed resistors.

The AD622 replaces low cost, discrete, two or three op amp instrumentation amplifier designs and offers good commonmode rejection, superior linearity, temperature stability, reliability, and board area consumption. The low cost of the AD622 eliminates the need to design discrete instrumentation amplifiers to meet stringent cost targets. While providing a lower cost solution, it also provides performance and space improvements.

Rev. D
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## AD622

## TABLE OF CONTENTS

Features ..... 1
Applications .....
Pin Configuration .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 5
Thermal Resistance ..... 5
ESD Caution ..... 5
Typical Performance Characteristics ..... 6
REVISION HISTORY
8/07—Rev. C to Rev. D
Updated Format

$\qquad$
Universal
Added Thermal Resistance Section .....  .5
Added Figure 16 ..... 9
Added Large Input Voltages at Large Gains Section ..... 11
Replaced RF Interference Section ..... 11
Deleted Grounding Section. ..... 10
Deleted Figure 16 ..... 10
Changes to Ground Returns for Input Bias Currents Section.. 12 ..... 12
Updated Outline Dimensions ..... 13
Changes to Ordering Guide ..... 14
4/99—Rev. B to Rev. C8/98-Rev. A to Rev. B
2/97—Rev. 0 to Rev. A
1/96-Revision 0: Initial Version
Theory of Operation .....  9
Make vs. Buy: A Typical Application Error Budget .....  9
Gain Selection ..... 11
Input and Output Offset Voltage ..... 11
Reference Terminal ..... 11
Input Protection ..... 11
RF Interference ..... 11
Ground Returns for Input Bias Currents ..... 12
Outline Dimensions ..... 13
Ordering Guide ..... 14

## SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ typical, unless otherwise noted.
Table 1.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| GAIN | $\mathrm{G}=1+\left(50.5 \mathrm{k} / \mathrm{R}_{\mathrm{G}}\right)$ |  |  |  |  |
| Gain Range |  | , |  | 1000 |  |
| Gain Error ${ }^{1}$ | $\mathrm{V}_{\text {out }}= \pm 10 \mathrm{~V}$ |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 0.05 | 0.15 | \% |
| $\mathrm{G}=10$ |  |  | 0.2 | 0.50 | \% |
| $\mathrm{G}=100$ |  |  | 0.2 | 0.50 | \% |
| $\mathrm{G}=1000$ |  |  | 0.2 | 0.50 | \% |
| Nonlinearity | $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ |  |  |  |  |
| $\mathrm{G}=1$ to 1000 | $\mathrm{RL}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  | 10 |  | ppm |
| $\mathrm{G}=1$ to 100 | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  | 10 |  | ppm |
| Gain vs. Temperature | Gain $=1$ |  |  | 10 | ppm/ $/{ }^{\circ} \mathrm{C}$ |
|  | Gain > $1^{1}$ |  |  | -50 | ppm $/{ }^{\circ} \mathrm{C}$ |
| VOLTAGE OFFSET | Total RTI Error $=$ Vosi $+\mathrm{V}_{\text {oso }} / \mathrm{G}$ |  |  |  |  |
| Input Offset, Vosı | $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  | 60 | 125 | $\mu \mathrm{V}$ |
| Average Temperature Coefficient | $\mathrm{V}_{5}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  |  | 1.0 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Output Offset, Voso | $\mathrm{V}_{5}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  | 600 | 1500 | $\mu \mathrm{V}$ |
| Average Temperature Coefficient | $\mathrm{V}_{5}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  |  | 15 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Offset Referred to Input vs. Supply (PSR) | $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  |  |  |  |
| $\mathrm{G}=1$ |  | 80 | 100 |  | dB |
| $\mathrm{G}=10$ |  | 95 | 120 |  | dB |
| $\mathrm{G}=100$ |  | 110 | 140 |  | dB |
| $\mathrm{G}=1000$ |  | 110 | 140 |  | dB |
| INPUT CURRENT |  |  |  |  |  |
| Input Bias Current |  |  | 2.0 | 5.0 | nA |
| Average Temperature Coefficient |  |  | 3.0 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | 0.7 | 2.5 | nA |
| Average Temperature Coefficient |  |  | 2.0 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| INPUT |  |  |  |  |  |
| Input Impedance |  |  |  |  |  |
| Differential |  |  | 10\||2 |  | $\mathrm{G} \Omega \\| \mathrm{pF}$ |
| Common Mode |  |  | 10\||2 |  | $\mathrm{G} \Omega \\| \mathrm{lpF}$ |
| Input Voltage Range ${ }^{2}$ | $\mathrm{V}_{\mathrm{s}}= \pm 2.6 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ | $-\mathrm{V}_{\mathrm{s}}+1.9$ |  | $+\mathrm{V}_{\text {s }}-1.2$ |  |
| Over Temperature |  | $-V_{s}+2.1$ |  | $+V_{s}-1.3$ | V |
|  | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $-V_{s}+1.9$ |  | $+V_{s}-1.4$ | V |
| Over Temperature |  | $-\mathrm{V}_{\mathrm{s}}+2.1$ |  | $+\mathrm{V}_{s}-1.4$ | V |
| DC to 60 Hz with $1 \mathrm{k} \Omega$ Source Imbalance |  |  |  |  |  |
| $\mathrm{G}=1$ | $\mathrm{V}_{\text {CM }}=0 \mathrm{~V}$ to $\pm 10 \mathrm{~V}$ | 66 | 78 |  | dB |
| $\mathrm{G}=10$ |  | 86 | 98 |  | dB |
| $\mathrm{G}=100$ |  | 103 | 118 |  | dB |
| $\mathrm{G}=1000$ |  | 103 | 118 |  | dB |
| OUTPUT |  |  |  |  |  |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{s}}= \pm 2.6 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ | $-\mathrm{V}_{s}+1.1$ |  | $+\mathrm{V}_{\text {s }}-1.2$ | V |
| Over Temperature |  | $-\mathrm{V}_{\mathrm{s}}+1.4$ |  | $+\mathrm{V}_{\mathrm{s}}-1.3$ | V |
|  | $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $-V_{s}+1.2$ |  | $+V_{s}-1.4$ | V |
| Over Temperature |  | $-V_{s}+1.6$ |  | $+\mathrm{V}_{\mathrm{s}}-1.5$ | V |
| Short Current Circuit |  |  | $\pm 18$ |  | mA |

## AD622


${ }^{1}$ Does not include effects of External Resistor Rg.
${ }^{2}$ One input grounded, $\mathrm{G}=1$.
${ }^{3}$ Defined as the same supply range that is used to specify PSR.

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Internal Power Dissipation ${ }^{1}$ | 650 mW |
| Input Voltage (Common Mode) | $\pm \mathrm{Vs}_{\mathrm{s}}$ |
| Differential Input Voltage $^{2}$ | $\pm 25 \mathrm{~V}$ |
| Output Short Circuit Duration | Indefinite |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |

${ }^{1}$ Specification is for device in free air; see Table 3.
${ }^{2}$ May be further restricted for gains greater than 14 . See the Input Protection section for more information.
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the device in free air.
Table 3. Thermal Resistance

| Package Type | $\theta_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 8-Lead PDIP (N-8) | 95 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead SOIC_N (R-8) | 155 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.


Figure 2. Typical Distribution of Output Offset Voltage


Figure 3. Typical Distribution of Common-Mode Rejection


Figure 4. Change in Input Offset Voltage vs. Warm-Up Time


Figure 5. Voltage Noise Spectral Density vs. Frequency ( $G=1$ to 1000)


Figure 6. Current Noise Spectral Density vs. Frequency


Figure 7. CMR vs. Frequency, $R T I, 0 \mathrm{k} \Omega$ to $1 \mathrm{k} \Omega$ Source Imbalance


Figure 8. Positive PSR vs. Frequency, RTI ( $G=1$ to 1000)


Figure 9. Negative PSR vs. Frequency, RTI ( $G=1$ to 1000)


Figure 10. Gain vs. Frequency


Figure 11. Output Voltage Swing vs. Load Resistance


Figure 12. Settling Time vs. Step Size ( $G=1$ )


Figure 13. Settling Time to $0.1 \%$ vs. Gain, for a 10 V Step


Figure 14. Gain Nonlinearity, $G=1, R_{L}=10 \mathrm{k} \Omega(20 \mu \mathrm{~V}=2 \mathrm{ppm})$


Figure 15. Settling Time Test Circuit

## THEORY OF OPERATION

The AD622 is a monolithic instrumentation amplifier based on a modification of the classic three op amp approach. Absolute value trimming allows the user to program gain accurately (to $0.5 \%$ at $G=100$ ) with only one resistor. Monolithic construction and laser wafer trimming allow the tight matching and tracking of circuit components, thus insuring AD622 performance.

Input Transistor Q1 and Input Transistor Q2 provide a single differential-pair bipolar input for high precision (see Figure 16). Feedback through the Q1-A1-R1 loop and the Q2-A2-R2 loop maintains constant collector current of the Q1 and Q2 input devices, thereby impressing the input voltage across External Gain-Setting Resistor $\mathrm{R}_{\mathrm{G}}$. This creates a differential gain from the inputs to the A1 and A2 outputs given by $\mathrm{G}=(\mathrm{R} 1+\mathrm{R} 2) / \mathrm{R}_{\mathrm{G}}+1$. Unity-Gain Subtracter A3 removes any common-mode signal, yielding a single-ended output referred to the REF pin potential.


Figure 16. Simplified Schematic of the AD622

The value of $\mathrm{R}_{\mathrm{G}}$ also determines the transconductance of the preamp stage. As $\mathrm{R}_{\mathrm{G}}$ is reduced for larger gains, the transconductance increases asymptotically to that of the input transistors. This has the following three important advantages:

- Open-loop gain is boosted for increasing programmed gain, thus reducing gain-related errors.
- The gain-bandwidth product (determined by C1, C2, and the preamp transconductance) increases with programmed gain, thus optimizing frequency response.
- The input voltage noise is reduced to a value of $12 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$, determined mainly by the collector current and base resistance of the input devices.

The internal gain resistors, R1 and R2, are trimmed to an absolute value of $25.25 \mathrm{k} \Omega$, allowing the gain to be programmed accurately with a single external resistor.

## MAKE vs. BUY: A TYPICAL APPLICATION ERROR BUDGET

The AD622 offers cost and performance advantages over discrete two op amp instrumentation amplifier designs along with smaller size and fewer components. In a typical application shown in Figure 17, a gain of 10 is required to receive and amplify a 0 to 20 mA signal from the AD694 current transmitter. The current is converted to a voltage in a $50 \Omega$ shunt. In applications where transmission is over long distances, line impedance can be significant so that differential voltage measurement is essential. Where there is no connection between the ground returns of transmitter and receiver, there must be a dc path from each input to ground, implemented in this case using two $1 \mathrm{k} \Omega$ resistors. The error budget detailed in Table 4 shows how to calculate the effect of various error sources on circuit accuracy.


0 TO 20mA CURRENT LOOP
AD622 MONOLITHIC INSTRUMENTATION AMPLIFIER, $\mathbf{G}=9.986$

HOMEBREW IN-AMP, G = 10
Figure 17. Make vs. Buy

## AD622

The AD622 provides greater accuracy at lower cost. The higher cost of the homebrew circuit is dominated in this case by the matched resistor network. One could also realize a homebrew design using cheaper discrete resistors that are either trimmed or hand selected to give high common-mode rejection. This level of common-mode rejection, however, degrades significantly
over temperature due to the drift mismatch of the discrete resistors.

Note that for the homebrew circuit, the LT1013 specification for noise has been multiplied by $\sqrt{ } 2$. This is because a two op amp type instrumentation amplifier has two op amps at its inputs, both contributing to the overall noise.

Table 4. Make vs. Buy Error Budget

| Error Source | AD622 Circuit Calculation | Homebrew Circuit Calculation | Total Error in ppm Relative to 1 V FS |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | AD622 | Homebrew |
| ABSOLUTE ACCURACY at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Total RTI Offset Voltage, $\mu \mathrm{V}$ Input Offset Current, nA CMR, dB | $\begin{aligned} & 250 \mu \mathrm{~V}+1500 \mu \mathrm{~V} / 10 \\ & 2.5 \mathrm{nA} \times 1 \mathrm{k} \Omega \\ & 86 \mathrm{~dB} \rightarrow 50 \mathrm{ppm} \times 0.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 800 \mu \mathrm{~V} \times 2 \\ & 15 \mathrm{nA} \times 1 \mathrm{k} \Omega \\ & (0.1 \% \text { Match } \times 0.5 \mathrm{~V}) / 10 \mathrm{~V} \\ & \text { Total Absolute Error } \end{aligned}$ | $\begin{aligned} & 400 \\ & 2.5 \\ & 25 \\ & 427.5 \end{aligned}$ | $\begin{aligned} & 1600 \\ & 15 \\ & 50 \\ & 1665 \end{aligned}$ |
| DRIFT TO $85^{\circ} \mathrm{C}$ <br> Gain Drift, ppm/ ${ }^{\circ} \mathrm{C}$ <br> Total RTI Offset Voltage, $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ Input Offset Current, $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ | $\begin{aligned} & (50 \mathrm{ppm}+5 \mathrm{ppm}) \times 60^{\circ} \mathrm{C} \\ & \left(2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}+15 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} / 10\right) \times 60^{\circ} \mathrm{C} \\ & 2 \mathrm{pA} /{ }^{\circ} \mathrm{C} \times 1 \mathrm{k} \Omega \times 60^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & (50 \mathrm{ppm}) /{ }^{\circ} \mathrm{C} \times 60^{\circ} \mathrm{C} \\ & 9 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \times 2 \times 60^{\circ} \mathrm{C} \\ & 155 \mathrm{pA} /{ }^{\circ} \mathrm{C} \times 1 \mathrm{k} \Omega \times 60^{\circ} \mathrm{C} \\ & \text { Total Drift Error } \end{aligned}$ | $\begin{aligned} & 3300 \\ & 210 \\ & 0.12 \\ & 3510.12 \end{aligned}$ | $\begin{aligned} & 3000 \\ & 1080 \\ & 9.3 \\ & 4089.3 \end{aligned}$ |
| RESOLUTION <br> Gain Nonlinearity, ppm of Full Scale Typ 0.1 Hz to 10 Hz Voltage Noise, $\mu \mathrm{V}$ p-p | 10 ppm $0.6 \mu \mathrm{~V}$-p | $\begin{aligned} & 20 \mathrm{ppm} \\ & 0.55 \mu \mathrm{~V} \text { p- } \mathrm{p} \times \sqrt{ } 2 \\ & \text { Total Resolution Error } \end{aligned}$ | 10 <br> 0.6 <br> 10.6 | $\begin{aligned} & 20 \\ & 0.778 \\ & 20.778 \end{aligned}$ |
|  |  | Grand Total Error | 3948 | 5775 |

## GAIN SELECTION

The AD622 gain is resistor programmed by $\mathrm{R}_{\mathrm{G}}$ or, more precisely, by whatever impedance appears between Pin 1 and Pin 8. The AD622 is designed to offer gains as close as possible to popular integer values using standard $1 \%$ resistors. Table 5 shows required values of $\mathrm{R}_{\mathrm{G}}$ for various gains. Note that for $\mathrm{G}=1$, the $\mathrm{R}_{\mathrm{G}}$ pins are unconnected $\left(\mathrm{R}_{\mathrm{G}}=\infty\right)$. For any arbitrary gain, $\mathrm{R}_{\mathrm{G}}$ can be calculated by using the formula

$$
R_{G}=\frac{50.5 \mathrm{k} \Omega}{G-1}
$$

To minimize gain error, avoid high parasitic resistance in series with $\mathrm{R}_{\mathrm{G}}$. To minimize gain drift, $\mathrm{R}_{\mathrm{G}}$ should have a low temperature coefficient less than $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ for the best performance.

Table 5. Required Values of Gain Resistors
\(\left.\begin{array}{l|l|l}\hline \begin{array}{l}Desired <br>

Gain\end{array} \& \mathbf{1 \% S t d} Table Value of \mathbf{R}_{\mathbf{G}}, \boldsymbol{\Omega}\end{array}\right)\)| Calculated |
| :--- |
| Gain |

## INPUT AND OUTPUT OFFSET VOLTAGE

The low errors of the AD622 are attributable to two sources: input and output errors. The output error is divided by G when referred to the input. In practice, the input errors dominate at high gains and the output errors dominate at low gains. The total Vos for a given gain is calculated as follows:

Total Error RTI $=$ input error $+($ output error $/ G)$
Total Error RTO $=($ input error $\times G)+$ output error

## REFERENCE TERMINAL

The reference terminal potential defines the zero output voltage and is especially useful when the load does not share a precise ground with the rest of the system. The reference terminal provides a direct means of injecting a precise offset to the output, with an allowable range of 2 V within the supply voltages. Parasitic resistance should be kept to a minimum for optimum CMR.

## INPUT PROTECTION

The AD622 features $400 \Omega$ of series thin film resistance at its inputs and safely withstands input overloads of up to $\pm 15 \mathrm{~V}$ or $\pm 60 \mathrm{~mA}$ for up to an hour at room temperature. This is true for all gains and power on and off, which is particularly important because the signal source and amplifier can be powered
separately. For longer time periods, the input current should not exceed 6 mA . For input overloads beyond the supplies, clamping the inputs to the supplies (using a diode such as a BAV199) reduces the required resistance, yielding lower noise.

## Large Input Voltages at Large Gains

When operating at high gain, large differential input voltages may cause more than 6 mA of current to flow into the inputs. This condition occurs when the maximum differential voltage exceeds the following critical voltage:

$$
V_{\text {CRITICAL }}=\left(400+R_{G}\right) \times(6 \mathrm{~mA})
$$

This is true for differential voltages of either polarity.
The maximum allowed differential voltage can be increased by adding an input protection resistor in series with each input. The value of each protection resistor should be as follows:

$$
R_{\text {PROTECT }}=\left(V_{\text {DIFF_MAX }}-V_{\text {CRITICAL }}\right) / 6 \mathrm{~mA}
$$

## RF INTERFERENCE

RF rectification is often a problem when amplifiers are used in applications where there are strong RF signals. The disturbance may appear as a small dc offset voltage. High frequency signals can be filtered with a low-pass, RC network placed at the input of the instrumentation amplifier, as shown in Figure 18. In addition, this RC input network also provides additional input overload protection (see the Input Protection section).


Figure 18. RFI Suppression Circuit for AD622 Series In-Amps

The filter limits the input signal bandwidth to the following cutoff frequencies:

$$
\begin{aligned}
& \text { FilterFreq }_{\text {DIFF }}=\frac{1}{2 \pi R\left(2 C_{D}+C_{C}\right)} \\
& \text { FilterFreq }_{C M}=\frac{1}{2 \pi R C_{C}}
\end{aligned}
$$

where $C_{D} \geq 10 C_{C}$.

## AD622

Figure 18 shows an example where the differential filter frequency is approximately 400 Hz , and the common-mode filter frequency is approximately 40 kHz . With this differential filter in place and operating at gain of 1000, the typical dc offset shift over a frequency range of 1 Hz to 20 MHz is less than $1.5 \mu \mathrm{~V}$ RTI, and the RF signal rejection of the circuit is better than 71 dB . At a gain of 100 , the dc offset shift is well below 1 mV RTI, and RF rejection is greater than 70 dB .

The input resistors should be selected to be high enough to isolate the sensor from the $\mathrm{C}_{C}$ and $\mathrm{C}_{\mathrm{D}}$ capacitors but low enough not to influence system noise. Mismatch between $\mathrm{R} \times \mathrm{C}_{\mathrm{c}}$ at the positive input and $\mathrm{R} \times \mathrm{C}_{\mathrm{c}}$ at the negative input degrades the CMRR of the AD622. Therefore, the C Capacitors should be high precision types such as NPO/COG ceramics. The tolerance of the $C_{D}$ capacitor is less critical.

## GROUND RETURNS FOR INPUT BIAS CURRENTS

Input bias currents are those currents necessary to bias the input transistors of an amplifier. There must be a direct return path for these currents; therefore, when amplifying floating input sources such as transformers or ac-coupled sources, there must be a dc path from each input to ground as shown in Figure 19, Figure 20, and Figure 21. Refer to the Designer's Guide to Instrumentation Amplifiers (free from Analog Devices, Inc.) for more information regarding in-amp applications.


Figure 19. Ground Returns for Bias Currents with Transformer Coupled Inputs


Figure 20. Ground Returns for Bias Currents with Thermocouple Inputs


Figure 21. Ground Returns for Bias Currents with AC-Coupled Inputs

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-001
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.

Figure 22. 8-Lead Plastic Dual In-Line Package [PDIP] Narrow Body
( $\mathrm{N}-8$ )
Dimensions shown in inches and (millimeters)


COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 23. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body
(R-8)
Dimensions shown in millimeters and (inches)

## AD622

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD622AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead PDIP | $\mathrm{N}-8$ |
| AD622ANZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead PDIP | $\mathrm{N}-8$ |
| AD622AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N | R-8 |
| AD622AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N | R-8 |
| AD622AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N | R-8 |
| AD622ARZ $^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N | R-8 |
| AD622ARZ-RL $^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N | R-8 |
| AD622ARZ-RL7 $^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N $N$ | R-8 |

${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

|  | AD622 |
| ---: | ---: |

NOTES

## AD622

## NOTES

