## FEATURES

Translates $\pm 10 \mathrm{~V}$ to $\mathbf{+ 4} \mathrm{V}$
Drives 16 -bit SAR ADCs
Small MSOP package
Input overvoltage: +40 V to -35 V (Vs=5 V)
Fast settling time: $\mathbf{4 5 0}$ ns to $\mathbf{0 . 0 0 1 \%}$
Rail-to-rail output
Wide supply operation: +3.3 V to +15 V
High CMRR: 80 dB
Low gain drift: 1 ppm/ ${ }^{\circ} \mathrm{C}$
Low offset drift: $\mathbf{2 . 5} \boldsymbol{\mu} \mathrm{V} /{ }^{\circ} \mathrm{C}$

## APPLICATIONS

## Level translator <br> ADC driver <br> Instrumentation amplifier building block Automated test equipment

PIN CONFIGURATION


Figure 1.

## TYPICAL APPLICATION



Figure 2. Translating $\pm 10$ V to 4.096 V ADC Full Scale

## GENERAL DESCRIPTION

The AD8275 is a $\mathrm{G}=0.2$ difference amplifier that can be used to translate $\pm 10 \mathrm{~V}$ signals to a +4 V level. It solves the problem typically encountered in industrial and instrumentation applications where $\pm 10 \mathrm{~V}$ signals must be interfaced to a single-supply 4 V or 5 V ADC. The AD8275 interfaces the two signal levels, simplifying design.
The AD8275 has fast settling time of 450 ns and low distortion, making it suitable for driving medium speed successive approximation (SAR) ADCs. Its wide input voltage range and rail-torail outputs make it an easy to use building block. Single-supply operation reduces the power consumption of the amplifier and helps to protect the ADC from overdrive conditions.

Internal, matched, precision laser-trimmed resistors ensure low gain error, low gain drift of $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ (maximum), and high common-mode rejection of 80 dB . Low offset and low offset drift, combined with its fast settling time, make the AD8275 suitable for a variety of data acquisition applications where accurate and quick capture is required.

The AD8275 can be used as an analog front end, or it can follow buffers to level translate high voltages to a voltage range accepted by the ADC. In addition, the AD8275 can be configured for differential outputs if used with a differential ADC.
The AD8275 is available in a space-saving, 8-lead MSOP and is specified for performance over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

Table 1. Difference Amplifiers by Category

| Low Distortion | High Voltage | Single-Supply <br> Current Sense |
| :--- | :--- | :--- |
| AD8270 | AD628 | AD8202 |
| AD8273 | AD629 | AD8203 |
| AD8274 |  | AD8205 |
| AD8275 |  | AD8206 |
| AMP03 |  | AD8216 |

Rev. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result fromits use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
www.analog.com Fax: 781.461.3113 ©2008-2010 Analog Devices, Inc. All rights reserved.

## AD8275

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
Pin Configuration .....  1
Typical Application .....  1
General Description .....  1
Revision History ..... 2
Specifications .....  3
Absolute Maximum Ratings ..... 4
Maximum Power Dissipation ..... 4
ESD Caution .....  4
Pin Configuration and Function Descriptions ..... 5
Typical Performance Characteristics .....  6
Theory of Operation ..... 11
Basic Connection. ..... 11
Power Supplies . ..... 12
REVISION HISTORY
8/10—Rev. 0 to Rev. A
Changes to Figure 40 ..... 14
10/08-Revision 0: Initial Version
Reference ..... 12
Common-Mode Input Voltage Range ..... 12
Input Protection ..... 12
Configurations ..... 13
Applications Information ..... 14
Driving a Single-Ended ADC ..... 14
Differential Outputs ..... 14
Increasing Input Impedance ..... 15
AC Coupling ..... 15
Using the AD8275 as a Level Translator in a Data Acquisition
System ..... 15
Outline Dimensions ..... 16
Ordering Guide ..... 16

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{G}=0.2$, REF1 connected to GND and REF2 connected to $5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ connected to $\mathrm{V} / 2, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Specifications referred to output unless otherwise noted.

Table 2.

| Parameter | Test Conditions/Comments | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE <br> Small Signal Bandwidth Slew Rate Settling Time to 0.01\% Settling Time to 0.001\% Overload Recovery Time | $-3 \mathrm{~dB}$ <br> 4 V step <br> 4 V step on output, $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ <br> 4 V step on output, $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ <br> $50 \%$ overdrive | $\begin{aligned} & 10 \\ & 20 \end{aligned}$ | $\begin{aligned} & 15 \\ & 25 \\ & 350 \\ & 450 \\ & 300 \end{aligned}$ |  | $\begin{aligned} & 10 \\ & 20 \end{aligned}$ | $\begin{aligned} & 15 \\ & 25 \\ & 350 \\ & 450 \\ & 300 \end{aligned}$ | $\begin{aligned} & 450 \\ & 550 \end{aligned}$ | MHz <br> V/ $\mu \mathrm{s}$ <br> ns <br> ns <br> ns |
| NOISE/DISTORTION ${ }^{1}$ THD + N <br> Voltage Noise Spectral Noise Density | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{V}_{\text {out }}=4 \mathrm{~V} \mathrm{p}-\mathrm{p}, 22 \mathrm{kHz}$ band pass filter <br> $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz , referred to output $\mathrm{f}=1 \mathrm{kHz}$, referred to output |  | $\begin{aligned} & 106 \\ & 1 \\ & 40 \\ & \hline \end{aligned}$ | 4 |  | $\begin{aligned} & 106 \\ & 1 \\ & 40 \\ & \hline \end{aligned}$ | 4 | dB <br> $\mu \mathrm{V}$ p-p <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| GAIN <br> Gain Error <br> Gain Drift <br> Gain Nonlinearity | $\mathrm{V}_{\text {REF } 2}=4.096 \mathrm{~V}$, REF 1 and RL connected to $G N D,\left(\mathrm{~V}_{\mathbb{N}_{+}}\right)-\left(\mathrm{V}_{\mathbb{N}_{-}-}\right)=-10 \mathrm{~V}$ to +10 V $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \text { Vout }=4 \mathrm{Vp}-\mathrm{p}, \mathrm{RL}=600 \Omega, 2 \mathrm{k} \Omega, 10 \mathrm{k} \Omega \end{aligned}$ |  | $0.2$ <br> 1 2.5 | $\begin{aligned} & 0.024 \\ & 3 \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & \\ & 0.3 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 0.024 \\ & 1 \\ & 3 \end{aligned}$ | V/V <br> \% <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> ppm |
| OFFSET AND CMRR <br> Offset ${ }^{2}$ <br> vs. Temperature <br> vs. Power Supply <br> Reference Divider Accuracy <br> Common-Mode Rejection Ratio ${ }^{3}$ | Referred to output, $\mathrm{V}_{\mathrm{s}}= \pm 2.5 \mathrm{~V}$, reference and input pins grounded $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{s}}=3.3 \mathrm{~V} \text { to } 5 \mathrm{~V} \end{aligned}$ <br> $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$, referred to output | 90 <br> 80 | $\begin{aligned} & 300 \\ & 2.5 \\ & 96 \end{aligned}$ | $\begin{aligned} & 700 \\ & 0.024 \end{aligned}$ | $\begin{aligned} & 100 \\ & 86 \end{aligned}$ | $\begin{aligned} & 150 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 500 \\ & 7 \\ & 0.024 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> dB <br> \% <br> dB |
| INPUT CHARACTERISTICS <br> Input Voltage Range ${ }^{4}$ Impedance ${ }^{5}$ <br> Differential <br> Common Mode | $\mathrm{V}_{\mathrm{cm}}=\mathrm{V}_{\mathrm{s}} / 2$ | -12.3 | $\begin{aligned} & 108\|\mid 2 \\ & 27.5\|\mid 2 \end{aligned}$ | +12 | -12.3 | $\begin{aligned} & 108\|\mid 2 \\ & 27.5\|\mid 2 \end{aligned}$ | +12 | V <br> $\mathrm{k} \Omega \\| \mathrm{\\| pF}$ <br> $\mathrm{k} \Omega \\| \mid \mathrm{pF}$ |
| OUTPUT CHARACTERISTICS <br> Output Swing <br> Capacitive Load ${ }^{6}$ <br> Short-Circuit Current Limit | $\mathrm{V}_{\text {REF } 2}=4.096 \mathrm{~V}$, REF 1 and RL connected to $G N D, R_{L}=2 k \Omega$ | $\begin{gathered} -V_{s}+ \\ 0.048 \end{gathered}$ | $\begin{aligned} & 100 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & +V_{s}- \\ & 0.1 \end{aligned}$ | $\begin{aligned} & -V_{s}+ \\ & 0.048 \end{aligned}$ | $\begin{aligned} & 100 \\ & 30 \end{aligned}$ | $\begin{aligned} & +V_{s}- \\ & 0.1 \end{aligned}$ | V <br> pF <br> mA |
| POWER SUPPLY <br> Specified Voltage Range Operating Voltage Range Supply Current <br> Over Temperature | $\mathrm{I}_{0}=0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{s}}= \pm 2.5 \mathrm{~V}$, reference and input pins grounded <br> $\mathrm{l}_{\mathrm{o}}=0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{s}}= \pm 2.5 \mathrm{~V}$, reference and input pins grounded, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 3.3 | $1.9$ $2.1$ | $\begin{aligned} & 15 \\ & 2.3 \\ & 2.7 \end{aligned}$ | 3.3 | $\begin{aligned} & 5 \\ & 1.9 \\ & 2.1 \end{aligned}$ | $\begin{aligned} & 15 \\ & 2.3 \\ & 2.7 \end{aligned}$ | V <br> V <br> mA <br> mA |
| TEMPERATURE RANGE Specified Performance |  | -40 |  | +85 | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

[^0]
## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :---: | :---: |
| Supply Voltage | 18V |
| Output Short-Circuit Current | See derating curve (Figure 3) |
| Voltage at $+\mathrm{IN},-\mathrm{IN}$ Pins | $-\mathrm{V}_{s}+40 \mathrm{~V},+\mathrm{V}_{\mathrm{s}}-40 \mathrm{~V}$ |
| Voltage at REFx, $+\mathrm{V}_{\mathrm{s}},-\mathrm{V}_{\mathrm{s}}$, SENSE, and OUT Pins | $-\mathrm{V}_{\mathrm{s}}-0.5 \mathrm{~V},+\mathrm{V}_{\mathrm{s}}+0.5 \mathrm{~V}$ |
| Current into REFx, + IN, - IN, SENSE, and OUT Pins | 3 mA |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+130^{\circ} \mathrm{C}$ |
| Specified Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Thermal Resistance ( $\theta_{\text {JA }}$ ) | $135^{\circ} \mathrm{C} / \mathrm{W}$ |
| Package Glass Transition Temperature $\left(T_{G}\right)$ | $140^{\circ} \mathrm{C}$ |
| ESD Human Body Model | 2 kV |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## MAXIMUM POWER DISSIPATION

The maximum safe power dissipation in the AD8275 package is limited by the associated rise in junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) on the die. The plastic encapsulating the die locally reaches the junction temperature. At approximately $140^{\circ} \mathrm{C}$, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit can change the stresses that the package exerts on the die, permanently shifting the parametric performance of the AD8275. Exceeding a junction temperature of $140^{\circ} \mathrm{C}$ for an extended period can result in changes in silicon devices, potentially causing failure.

The still air thermal properties of the package and $\operatorname{PCB}\left(\theta_{\mathrm{JA}}\right)$, the ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$, and the total power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ determine the junction temperature of the die. The junction temperature is calculated as follows:

$$
T_{J}=T_{A}+\left(P_{D} \times \theta_{\mathrm{IA}}\right)
$$

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power is the voltage between the supply pins ( $\mathrm{V}_{\mathrm{s}}$ ) times the quiescent current (Is). Assuming the load ( $\mathrm{R}_{\mathrm{L}}$ ) is referenced to
midsupply, the total drive power is $\mathrm{V}_{\mathrm{s}} / 2 \times$ Iout, some of which is dissipated in the package and some of which is dissipated in the load (Vout $\times$ Iout).
The difference between the total drive power and the load power is the drive power dissipated in the package.

$$
\begin{aligned}
& P_{D}=\text { Quiescent Power }+(\text { Total Drive Power }- \text { Load Power }) \\
& P_{D}=\left(V_{S} \times I_{S}\right)+\left(\frac{V_{S}}{2} \times \frac{V_{\text {OUT }}}{R_{L}}\right)-\frac{V_{\text {OUT }}{ }^{2}}{R_{L}}
\end{aligned}
$$

In single-supply operation with $\mathrm{R}_{\mathrm{L}}$ referenced to $-\mathrm{V}_{\mathrm{s}}$, the worst case is $V_{\text {out }}=\mathrm{V}_{\mathrm{S}} / 2$.

Airflow increases heat dissipation, effectively reducing $\theta_{\mathrm{JA}}$. In addition, more metal directly in contact with the package leads from metal traces, through holes, ground, and power planes reduces $\theta_{\mathrm{J} A}$.

Figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature on a 4-layer JEDEC standard board.


Figure 3. Maximum Power Dissipation vs. Ambient Temperature

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | REF1 | Reference Pin. Sets the output voltage level (see the Reference section). |
| 2 | - IN | Negative Input Pin. |
| 3 | + IN | Positive Input Pin. |
| 4 | $-V_{S}$ | Negative Supply Pin. |
| 5 | SENSE | Sense Output Pin. Tie this pin to the OUT pin. |
| 6 | OUT | Output Pin (Force Output). |
| 7 | $+V_{S}$ | Positive Supply Pin. |
| 8 | REF2 | Reference Pin. Sets the output voltage level (see the Reference section). |

## AD8275

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}, \mathrm{G}=0.2$, REF1 connected to GND and REF2 connected to $5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ connected to $\mathrm{V} / 2, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 5. Typical Distribution of System Offset Voltage, Referred to Output


Figure 6. Typical Distribution of CMRR, Referred to Output


Figure 7. CMRR vs. Temperature, Normalized at $25^{\circ} \mathrm{C}$


Figure 8. Offset Voltage vs. Temperature, Normalized at $25^{\circ} \mathrm{C}$, Referred to Output


Figure 9. Gain Error vs. Temperature, Normalized at $25^{\circ} \mathrm{C}$


Figure 10. Quiescent Current vs. Temperature


Figure 11. Input Common-Mode Voltage vs. Output Voltage, No Load


Figure 12. Gain vs. Frequency


Figure 13. Common-Mode Rejection vs. Frequency, Referred to Input


Figure 14. Power Supply Rejection vs. Frequency, Referred to Output


Figure 15. Maximum Output Voltage vs. Frequency


Figure 16. Gain Nonlinearity, $R_{L}=600 \Omega, 2 \mathrm{k} \Omega, 10 \mathrm{k} \Omega$

## AD8275



Figure 17. Short-Circuit Current vs. Temperature, $V_{S}=3.3 \mathrm{~V}, 5 \mathrm{~V}$


Figure 18. Output Voltage Swing vs. RLOAD, $V_{S}=5 \mathrm{~V}$


Figure 19. Output Voltage Swing vs. Output Current, $V_{s}=3.3 \mathrm{~V}$


Figure 20. Output Voltage Swing vs. Output Current, $V_{s}=5 \mathrm{~V}$


Figure 21. Voltage Noise Density vs. Frequency, Referred to Output


Figure 22. 0.1 Hz to 10 Hz Voltage Noise, Referred to Output


Figure 23. Slew Rate vs. Temperature


Figure 24. Small Signal Step Response for Various Resistive Loads (Step Responses Staggered for Clarity)


Figure 25. Small Signal Pulse Response for Various Capacitive Loads (Step Responses Staggered for Clarity)


Figure 26. Small Signal Overshoot vs. Capacitive Load, No Resistive Load


Figure 27. Small Signal Overshoot vs. Capacitive Load, $600 \Omega$ in Parallel with Capacitive Load


Figure 28. Small Signal Overshoot vs. Capacitive Load, $2 \mathrm{k} \Omega$ in Parallel with Capacitive Load

## AD8275



Figure 29. Large Signal Pulse Response and Settling Time, $R_{L}=2 \mathrm{k} \Omega$


Figure 30. $T H D+N$ vs. Frequency, $V_{\text {out }}=4 V p-p$

## THEORY OF OPERATION

The AD8275 level translates $\pm 10 \mathrm{~V}$ signals at its inputs to 4 V at its output. It does this by attenuating the input signal by 5 . A subtractor network performs the attenuation, the level shifting, and the differential-to-single-ended conversion. One benefit of the subtractor topology is that it can accept input signals beyond its supply voltage. The subtractor is composed of tightly matched resistors. By integrating the resistors and trimming the resistor ratios, the AD8275 achieves 80 dB CMRR and $0.024 \%$ gain error.


Figure 31. AD8275 Simplified Schematic
To achieve a wider input voltage range, the AD8275 uses an internal 2.5 V voltage bias tied to $-\mathrm{V}_{\mathrm{s}}$ and two $7 \mathrm{k} \Omega$ resistors, as shown in Figure 31. The resistors help to set the common mode of the internal amplifier. The benefit of this circuit is that it extends the input range without causing crossover distortion typical of amplifiers that have rail-to-rail complementary transistor inputs. The input range of the internal op amp is $+\mathrm{V}_{\mathrm{s}}-0.9 \mathrm{~V}$ to $-\mathrm{V}_{\mathrm{s}}+1.35 \mathrm{~V}$.


Figure 32. AD8275 Does Not Have Crossover Distortion Typical of Rail-to-Rail Input Amplifiers

The AD8275 employs a balanced, high gain, linear output stage that adaptively generates current as required, eliminating the dynamic errors found in other amplifiers. This is useful when driving SAR ADCs, which can deliver kickback current into the output of the amplifier. The result is a design that achieves low distortion, consistent bandwidth, and high slew rate.

## BASIC CONNECTION

The basic configurations for the AD8275 are shown in Figure 33 and Figure 34. In Figure 33, REF1 and REF2 are tied together. A voltage, $\mathrm{V}_{\text {REF }}$, applied to the tied REF1 and REF2 pins, sets the output voltage level to $V_{\text {ref. }}$ For example, in Figure 33, if $\mathrm{V}_{\text {ref }}=2 \mathrm{~V}$ and the inputs are tied to ground, the output remains at 2 V .


Figure 33. Basic Configuration 1: Shared Reference
In contrast, Figure 34 shows REF1 tied to ground and REF2 tied to $\mathrm{V}_{\text {ReF. }}$. In this example, the two $20 \mathrm{k} \Omega$ resistors serve as a resistor divider, and $V_{\text {ref }}$ is divided by 2 . For example, if both inputs of the AD8275 are grounded and $V_{\text {Ref }}=5 \mathrm{~V}$, the output is 2.5 V .


Figure 34. Basic Configuration 2: Split Reference

## AD8275

## POWER SUPPLIES

Use a stable dc voltage to power the AD8275. Noise on the supply pins can adversely affect performance. Place a bypass capacitor of $0.1 \mu \mathrm{~F}$ between each supply pin and ground, as close to each pin as possible. A tantalum capacitor of $10 \mu \mathrm{~F}$ should also be used between each supply and ground. It can be farther away from the AD8275 and typically can be shared by other precision integrated circuits.

## REFERENCE

The reference terminals are used to provide a bias level for the output. For example, in a single-supply 5 V operation, the reference terminals can be set so that the output is biased at 2.5 V. This ensures that the output can swing positive or negative around a 2.5 V level.

Figure 33 and Figure 34 illustrate two different ways to set the reference voltage. See the Basic Connection section for the differences between the two settings.
The allowable reference voltage range is a function of the common-mode input and supply voltages. The REF1 and REF2 pins should not exceed either $+\mathrm{V}_{\mathrm{s}}$ or $-\mathrm{V}_{\mathrm{S}}$ by more than 0.5 V .
The REFx terminals should be driven by low source impedance because parasitic resistance in series with REF1 and REF2 can adversely affect CMRR and gain accuracy.


Figure 35. REF1 and REF2 Pin Guidelines

## COMMON-MODE INPUT VOLTAGE RANGE

The common-mode voltage range is a function of the input voltage range of the internal op amp, the supply voltage, and the reference voltage.

Equation 1 expresses the maximum positive common-mode voltage range.
$V_{\text {CM_POS }} \leq 13.14\left(+V_{S}\right)-7.14\left(-V_{S}\right)-5((R E F 1+R E F 2) / 2)-29.69$
Equation 2 expresses the minimum common-mode voltage range.

$$
\begin{equation*}
V_{C M \_ \text {_NEG }} \geq 6\left(-\mathrm{V}_{\mathrm{s}}\right)-5((\text { REF1 }+ \text { REF2 }) / 2)-0.11 \tag{2}
\end{equation*}
$$

The voltage range of the internal op amp varies depending on temperature. The equations reflect a typical input voltage range of $+\mathrm{V}_{\mathrm{s}}-0.9 \mathrm{~V}$ and $-\mathrm{V}_{\mathrm{s}}+1.35 \mathrm{~V}$ over temperature. Table 5 lists expected common-mode ranges for typical configurations.

Table 5. Expected Common-Mode Voltage Range for Typical Configurations

| $\boldsymbol{+} \mathbf{V}_{\mathbf{s}}(\mathbf{V})^{\mathbf{1}}$ | $\mathbf{V}_{\text {REF1 }}(\mathbf{V})$ | $\mathbf{V}_{\text {REF2 }}(\mathbf{V})$ | $\mathbf{V}_{\text {cM }} \mathbf{( V )}$ | $\mathbf{V}_{\text {CM }} \mathbf{( V )}$ |
| :--- | :--- | :--- | :--- | :--- |
| 5 | 5 | 0 | 23.5 | -12.6 |
| 5 | 2.5 | 0 | 29.8 | -6.4 |
| 5 | 4.096 | 0 | 25.8 | -10.4 |
| 3.3 | 3.3 | 0 | 5.4 | -8.4 |
| 3.3 | 2.5 | 0 | 7.4 | -6.4 |
| 5 | 5 | 5 | 11.0 | -25.1 |
| 5 | 4.096 | 4.096 | 15.5 | -20.6 |
| 5 | 3 | 3 | 21.0 | -15.1 |
| 5 | 2.5 | 2.5 | 23.5 | -12.6 |
| 5 | 2.048 | 2.048 | 25.8 | -10.4 |
| 5 | 1.25 | 1.25 | 29.8 | -6.4 |
| 5 | 0 | 0 | 36.0 | -0.1 |

${ }^{1}-\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}$.

## INPUT PROTECTION

The inputs of the AD8275, +IN and -IN , are protected by ESD diodes that clamp 40 V above -V and 40 V below +V . When operating on a single +5 V supply, the ESD diode conducts at input voltages less than -35 V and greater than +40 V .

If the input voltage is expected to exceed the maximum ratings of the AD8275, use external transorbs. Adding series resistors to the inputs of the AD8275 is not recommended because the internal resistor ratios are matched to provide optimal CMRR and gain accuracy. Adding external series resistors to the input degrades the performance of the AD8275.
All other pins are protected by ESD diodes that clamp 0.5 V beyond either supply rail. For example, the voltage range of the REF1 and REF2 pins on a 5 V supply is -0.5 V to +5.5 V .

## CONFIGURATIONS

Figure 36 and Figure 37, along with Table 6 and Table 7, provide examples of the possible input and output ranges for various supplies and reference voltages.


Figure 36. Split Reference

Table 6. Input and Output Relationships for Split Reference Configuration in Figure 36

| + $\mathbf{V}^{1}{ }^{1}$ | $\mathrm{V}_{\text {ReF }}$ | Vout for $V_{I N}=0 V$ | Linear Differential $V_{\text {IN }}$ Range | Useful Vout Ranges |
| :---: | :---: | :---: | :---: | :---: |
| 5 V | 5 V | 2.5 V | $\begin{aligned} & \text { High: +12 V } \\ & \text { Mid: } 0 \mathrm{~V} \\ & \text { Low: }-12.3 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { High: }+4.95 \mathrm{~V} \\ & \text { Swing: }+2.45 \mathrm{~V} \text {, } \\ & -2.455 \mathrm{~V} \\ & \text { Low: }+0.045 \mathrm{~V} \end{aligned}$ |
| 5 V | 2.5 V | 1.25 V | $\begin{aligned} & \text { High: + } 18.3 \mathrm{~V} \\ & \text { Mid: } 0 \mathrm{~V} \\ & \text { Low: }-6 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { High: +4.95 V } \\ & \text { Swing: + } 3.7 \mathrm{~V} \text {, } \\ & -1.205 \mathrm{~V} \\ & \text { Low: +0.045 V } \end{aligned}$ |
| 5V | 4.096 V | 2.048 V | High: + 14.3 V <br> Mid: 0 V <br> Low: -10 V | $\begin{aligned} & \text { High: }+4.95 \mathrm{~V} \\ & \text { Swing: }+2.902 \mathrm{~V} \text {, } \\ & -2.003 \mathrm{~V} \\ & \text { Low: }+0.045 \mathrm{~V} \end{aligned}$ |
| 3.3 V | 3.3 V | 1.65 V | High: +8 V <br> Mid: 0 V <br> Low: - 8 V | $\begin{aligned} & \text { High: + } 3.24 \mathrm{~V} \\ & \text { Swing: + } 1.59 \mathrm{~V} \text {, } \\ & -1.605 \mathrm{~V} \\ & \text { Low: }+0.045 \mathrm{~V} \end{aligned}$ |
| 3.3 V | 2.5 V | 1.25 V | High: + 10 V <br> Mid: 0 V <br> Low: -6V | $\begin{aligned} & \text { High: +3.24 V } \\ & \text { Swing: + } 1.99 \mathrm{~V} \text {, } \\ & -1.205 \mathrm{~V} \\ & \text { Low: }+0.045 \mathrm{~V} \end{aligned}$ |

[^1]Note that Table 6 and Table 7 list the typical voltage range of the AD8275; these values do not reflect variation over process or temperature.


Figure 37. Shared Reference

Table 7. Input and Output Relationships for Shared Reference Configuration in Figure 37

| + $\mathbf{V s}^{1}$ | V ${ }_{\text {Ref }}$ | Vout for $V_{\mathrm{IN}}=0 \mathrm{~V}$ | Linear Differential VIN Range | Useful Vout Ranges |
| :---: | :---: | :---: | :---: | :---: |
| 5 V | 5 V | 5 V | High: -0.1 V <br> Mid: 0 V <br> Low: -24.7 V | High: +4.98 V <br> Swing: -4.94 V <br> Low: +0.06 V |
| 5 V | 4.096 V | 4.096 V | High: +4.4 V <br> Mid: 0 V <br> Low: - 20.2 V | High: +4.98 V <br> Swing: +0.884 V <br> to -4.03 V <br> Low: +0.06 V |
| 5 V | 3 V | 3 V | High: +9.5 V <br> Mid: 0 V <br> Low: -14.8 V | $\begin{aligned} & \text { High: + } 4.95 \mathrm{~V} \\ & \text { Swing: + } 1.9 \mathrm{~V} \text {, } \\ & -2.955 \mathrm{~V} \\ & \text { Low: +0.045 V } \end{aligned}$ |
| 5 V | 2.5 V | 2.5 V | $\begin{aligned} & \text { High: + } 12 \mathrm{~V} \\ & \text { Mid: } 0 \mathrm{~V} \\ & \text { Low: }-12.3 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { High: + } 4.95 \mathrm{~V} \\ & \text { Swing: +2.45 V, } \\ & -2.455 \mathrm{~V} \\ & \text { Low: +0.045 V } \end{aligned}$ |
| 5 V | 2.048 V | 2.048 V | High: +14.3 V <br> Mid: 0 V <br> Low: - 10 V | $\begin{aligned} & \text { High: }+4.95 \mathrm{~V} \\ & \text { Swing: }+2.902 \mathrm{~V} \text {, } \\ & -2.003 \mathrm{~V} \\ & \text { Low: +0.045 V } \end{aligned}$ |
| 5 V | 1.25 V | 1.25 V | $\begin{aligned} & +18.3 \mathrm{~V} \text { to } \\ & -6 \mathrm{~V} \end{aligned}$ | High: +4.95 V <br> Swing: +3.7 V, <br> $-1.205 \mathrm{~V}$ <br> Low: +0.045 V |
| 0 V | OV | 0 V | 24.5 V to 0.2 V | High: 4.95 V <br> Swing: 4.95 V <br> Low: 0.045 V |

${ }^{1}-\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}$.

## AD8275

## APPLICATIONS INFORMATION

## DRIVING A SINGLE-ENDED ADC

The AD8275 provides the common-mode rejection that SAR ADCs often lack. In addition, it enables designers to use costeffective, precision, 16-bit ADCs such as the AD7685, yet still condition $\pm 10 \mathrm{~V}$ signals.
One important factor in selecting an ADC driver is its ability to settle within the acquisition window of the ADC. The AD8275 is able to drive medium speed SAR ADCs.
In Figure 38, the 2.7 nF capacitor serves to store and deliver necessary charge to the switched capacitor input of the ADC. The $33 \Omega$ series resistor reduces the burden of the 2.7 nF load from the amplifier and isolates it from the kickback current injected from the switched capacitor input of the AD7685. The output impedance of the amplifier can affect the THD of the ADC. In this case, the combined impedance of the $33 \Omega$ resistor and the output impedance of the AD8275 provides extremely low THD of -112 dB . Figure 39 shows the ac response of the AD8275 driving the AD7685.


Figure 38. Driving a Single-Ended ADC


Figure 39. FFT of AD8275 Directly Driving the AD7685 Using the 5 V Reference of the Evaluation Board (Input $=20 \mathrm{Vp}-\mathrm{p}, 1 \mathrm{kHz}, \mathrm{THD}=-112 \mathrm{~dB}$ )

The AD8275 can condition signals for higher resolution ADCs such as 18-bit SAR converters, provided that a narrower bandwidth is sampled to limit noise.

## DIFFERENTIAL OUTPUTS

In certain applications, it is necessary to create a differential signal. For example, high resolution ADCs often require a differential input. In other cases, transmission over a long distance can require differential signals for better immunity to interference.
Figure 40 shows how to configure the AD8275 to output a differential signal. The AD8655 op amp is used in an inverting topology to create a differential voltage. VREF sets the output midpoint. Errors from the op amp are common to both outputs and are thus common mode. Likewise, errors from using mismatched resistors cause a common-mode dc offset error. Such errors are rejected in differential signal processing by differential input ADCs or by instrumentation amplifiers.

When using this circuit to drive a differential ADC, $\mathrm{V}_{\text {ref }}$ can be set using a resistor divider from the ADC reference to make the output ratiometric with the ADC.


Figure 40. AD8275 Configured for Differential Output (for Driving a Differential ADC)

## INCREASING INPUT IMPEDANCE

In applications where a high input impedance is needed, low input bias current op amps can be used to buffer the AD8275. In Figure 41, an AD8620 is used to provide high input impedance. Input bias current is limited to 10 pA .


Figure 41. Adding Op Amp Buffers for High Input Impedance

## AC COUPLING

An integrator can be tied to the AD8275 in feedback to create a high-pass filter as shown in Figure 42. This circuit can be used to reject dc voltages and offsets. At low frequencies, the impedance of the capacitor, C , is high. Thus, the gain of the integrator is high. DC voltage at the output of the AD8275 is inverted and gained by the integrator. The inverted signal is injected back into the REFx pins, nulling the output. In contrast, at high frequencies, the integrator has low gain because the impedance of C is low. Voltage changes at high frequencies are inverted but at a low gain. The signal is injected into the REFx pins but it is not enough to null the output. High frequency signals are, therefore, allowed to pass.

When a signal exceeds filgh-pass, the AD8275 outputs the conditioned input signal.


Figure 42. AC-Coupled Level Translator

## USING THE AD8275 AS A LEVEL TRANSLATOR IN A DATA ACQUISITION SYSTEM

Signal size varies dramatically in some data acquisition applications. Instrumentation amplifiers, such as the AD8253, AD8228, or AD8221, are often used at the inputs to provide CMRR and high input impedance. However, the instrumentation amplifiers output $\pm 10 \mathrm{~V}$ signals and the ADC full scale is 5 V or 4.096 V . In Figure 43, the AD8275 serves as a level translator between the in-amp and the ADC. The AD8275, along with the AD8228 and the AD8253, have very low gain drift because all gain setting resistors are internal and laser-trimmed.


Figure 43. Level Translation in a Data Acquisition System

## AD8275

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-187-AA

Figure 44. 8-Lead Mini Small Outline Package [MSOP]
(RM-8)

Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| AD8275ARMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead MSOP | RM-8 | Y13 |
| AD8275ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 7"Tape and Reel | RM-8 | Y13 |
| AD8275ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 13" Tape and Reel | RM-8 | Y13 |
| AD8275BRMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | Y1V |
| AD8275BRMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead MSOP, 7"Tape and Reel | RM-8 | Y1V |
| AD8275BRMZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead MSOP, 13" Tape and Reel | RM-8 | Y1V |

${ }^{1} Z=$ RoHS Compliant Part.


[^0]:    ${ }^{1}$ Includes amplifier voltage and current noise, as well as noise of internal resistors.
    ${ }^{2}$ Includes input bias and offset current errors.
    ${ }^{3}$ See Figure 7 for CMRR vs. temperature.
    ${ }^{4}$ The input voltage range is a function of the voltage supplies, reference voltage, and ESD diodes. When operating on other supply voltages, see the Absolute Maximum Ratings section, Figure 11, and Table 5 for more information.
    ${ }^{5}$ Internal resistors are trimmed to be ratio matched but have $\pm 20 \%$ absolute accuracy.
    ${ }^{6}$ See Figure 25 to Figure 28 in the Typical Performance Characteristics section for more information.

[^1]:    ${ }^{1}-\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}$.

