## FEATURES

Easy to use
Pin strappable gains of 10 and 100
Wide power supply range: $\pm \mathbf{2 . 3} \mathrm{V}$ to $\pm 18 \mathrm{~V}$
DC specifications ( $B$ Grade, $G=10$ )
2 ppm $/{ }^{\circ} \mathrm{C}$ gain drift
0.02\% gain error
$50 \mu \mathrm{~V}$ maximum input offset voltage
$0.8 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum input offset drift
0.6 nA maximum input bias current 100 dB CMRR

AC specifications
650 kHz, -3 dB bandwidth ( $\mathbf{G}=10$ )
$2 \mathrm{~V} / \mu \mathrm{s}$ slew rate
Low noise
$8 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$, @ 1 kHz ( $\mathrm{G}=100$ )
$0.3 \mu \mathrm{~V}$ p-p from 0.1 Hz to $10 \mathrm{~Hz}(\mathrm{G}=100)$

## APPLICATIONS

Weigh scales
Industrial process controls
Bridge amplifiers
Precision data acquisition systems
Medical instrumentation
Strain gages
Transducer interfaces

## GENERAL DESCRIPTION

The AD8228 is a high performance instrumentation amplifier with very high gain accuracy. Because all gain setting resistors are internal and laser trimmed, gain accuracy and gain drift are better than can be achieved with typical instrumentation amplifiers.

Low voltage offset, low offset drift, low gain drift, high gain accuracy, and high CMRR make this part an excellent choice in applications that demand the best dc performance possible, such as bridge signal conditioning.

## CONNECTION DIAGRAM



Figure 1.

Table 1. Instrumentation Amplifiers by Category

| General <br> Purpose | Zero <br> Drift | Military <br> Grade | Low <br> Power | High Speed <br> PGA |
| :--- | :--- | :--- | :--- | :--- |
| AD8220 $^{1}$ | AD8231 $^{1}$ | AD620 | AD6271 | AD8250 |
| AD8221 | AD8553 $^{1}$ | AD621 | AD623 |  |
| AD8222 | AD8555 | AD8251 | AD524 |  |
| AD8224 | AD85561 $^{1}$ | AD526 |  | AD8253 |
| AD8228 | AD8557 $^{1}$ | AD624 |  |  |

${ }^{1}$ Rail-to-rail output.

The AD8228 operates on both single and dual supplies. Because the part can operate on supplies up to $\pm 18 \mathrm{~V}$, it is well suited for applications where high common-mode input voltages are encountered. The AD8228 is available in 8-lead MSOP and SOIC packages.

Performance is specified over the entire industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for all grades. Furthermore, the AD8228 is operational from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. For a pin-compatible amplifier with similar specifications, but with a gain range of 1 to 1000, see the AD8221.

## Rev. 0

## AD8228

## TABLE OF CONTENTS

Features ..... 1
Applications. .....  1
General Description .....  1
Connection Diagram .....  1
Revision History ..... 2
Specifications ..... 3
Gain = 10 ..... 3
Gain $=100$ ..... 5
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
ESD Caution ..... 7
Pin Configuration and Function Descriptions. .....  8
Typical Performance Characteristics .....  9
Theory of Operation ..... 16

## REVISION HISTORY

## 7/08-Revision 0: Initial Version

## SPECIFICATIONS

GAIN = $\mathbf{1 0}$
$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {ReF }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, all specifications referred to input, unless otherwise noted.
Table 2.

| Parameter | Conditions (Gain = 10) | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| COMMON-MODE REJECTION RATIO <br> CMRR DC to 60 Hz with $1 \mathrm{k} \Omega$ Source Imbalance <br> CMRR at 2 kHz | $\begin{aligned} & V_{C M}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \\ & \mathrm{~V}_{C M}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \end{aligned}$ | $94$ $90$ |  |  | $\begin{array}{r} 100 \\ 100 \\ \hline \end{array}$ |  |  |  |
| NOISE <br> Voltage Noise Current Noise | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}_{+}}=\mathrm{V}_{\mathbb{I N}-}=\mathrm{V}_{\text {REF }}=0 \mathrm{~V} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ |  | $\begin{aligned} & 0.5 \\ & 40 \\ & 6 \end{aligned}$ | 15 |  | $\begin{aligned} & 0.5 \\ & 40 \\ & 6 \end{aligned}$ | 15 | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mu \mathrm{V}$ p-p <br> fA/VHz <br> pA p-p |
| VOLTAGE OFFSET <br> Offset Over Temperature Average TC Offset vs. Supply (PSR) | Referred to input, $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ $\begin{aligned} & \mathrm{T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | 104 | 120 | $\begin{aligned} & 90 \\ & 180 \\ & 1.5 \end{aligned}$ | 106 | 120 | $\begin{aligned} & 50 \\ & 100 \\ & 0.8 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> dB |
| INPUT CURRENT Input Bias Current Over Temperature Average TC Input Offset Current Over Temperature Average TC | $\begin{aligned} & \mathrm{T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ |  | 0.5 <br> 1 <br> 0.2 <br> 1 | $\begin{aligned} & 1.5 \\ & 2.0 \\ & \\ & 0.6 \\ & 0.8 \end{aligned}$ |  | 0.4 <br> 1 <br> 0.1 <br> 1 | $\begin{aligned} & 0.6 \\ & 1 \\ & 0.4 \\ & 0.6 \end{aligned}$ | nA <br> nA <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ <br> nA <br> nA <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| REFERENCE INPUT <br> Rin <br> IIN <br> Voltage Range Gain to Output | $\mathrm{V}_{\mathrm{IN}_{+}}=\mathrm{V}_{\text {IN- }}=\mathrm{V}_{\text {REF }}=0 \mathrm{~V}$ | $-V_{s}$ | $\begin{aligned} & 20 \\ & 50 \\ & 1 \pm 0.0001 \end{aligned}$ | $\begin{aligned} & 60 \\ & +V_{s} \end{aligned}$ | $-\mathrm{V}_{\mathrm{s}}$ | $\begin{aligned} & 20 \\ & 50 \\ & 1 \pm 0.0001 \end{aligned}$ | $\begin{aligned} & 60 \\ & +V_{s} \end{aligned}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \\ & \mathrm{~V} / \mathrm{V} \end{aligned}$ |
| DYNAMIC RESPONSE <br> Small Signal -3 dB Bandwidth <br> Settling Time 0.01\% <br> Settling Time 0.001\% <br> Slew Rate | 10 V step 10 V step |  | $\begin{aligned} & 650 \\ & 6 \\ & 9 \\ & 2.5 \end{aligned}$ |  | 2 | $\begin{aligned} & 650 \\ & 6 \\ & 9 \\ & 2.5 \end{aligned}$ |  | kHz <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mathrm{V} / \mu \mathrm{s}$ |
| GAIN <br> Gain Error Gain Nonlinearity $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \end{aligned}$ <br> Gain vs. Temperature | $\mathrm{V}_{\text {OUT }}=-10 \mathrm{~V}$ to +10 V |  | $\begin{aligned} & 3 \\ & 3 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0.07 \\ & 10 \\ & 10 \\ & 10 \end{aligned}$ |  | $\begin{aligned} & 3 \\ & 3 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0.02 \\ & 10 \\ & 10 \\ & 2 \end{aligned}$ | \% <br> ppm <br> ppm <br> ppm $/{ }^{\circ} \mathrm{C}$ |
| INPUT <br> Input Impedance <br> Differential <br> Common Mode <br> Input Operating Voltage Range ${ }^{1}$ <br> Over Temperature <br> Input Operating Voltage Range ${ }^{1}$ Over Temperature | $\begin{aligned} & \mathrm{V}_{\mathrm{s}}= \pm 2.3 \mathrm{~V} \text { to } \pm 5 \mathrm{~V} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{s}}= \pm 5 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -\mathrm{V}_{\mathrm{s}}+1.9 \\ & -\mathrm{V}_{\mathrm{s}}+2.0 \\ & -\mathrm{V}_{\mathrm{s}}+1.9 \\ & -\mathrm{V}_{\mathrm{s}}+2.0 \end{aligned}$ | $\begin{aligned} & 100\|\mid 2 \\ & 100\|\mid 2 \end{aligned}$ | $\begin{aligned} & +V_{s}-1.1 \\ & +V_{s}-1.2 \\ & +V_{s}-1.2 \\ & +V_{s}-1.2 \end{aligned}$ | $\begin{aligned} & -V_{s}+1.9 \\ & -V_{s}+2.0 \\ & -V_{s}+1.9 \\ & -V_{s}+2.0 \end{aligned}$ | $\begin{aligned} & 100\|\mid 2 \\ & 100\|\mid 2 \end{aligned}$ | $\begin{aligned} & +V_{s}-1.1 \\ & +V_{s}-1.2 \\ & +V_{s}-1.2 \\ & +V_{s}-1.2 \end{aligned}$ | $\mathrm{G} \Omega\|\mid \mathrm{pF}$ <br> $\mathrm{G} \Omega \\| \mathrm{pF}$ <br> V <br> V <br> V <br> V |

## AD8228

| Parameter | Conditions$(\text { Gain = 10) }$ | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| OUTPUT | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  |  |  |  |  |  |  |
| Output Swing | $\mathrm{V}_{5}= \pm 2.3 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ | $-\mathrm{V}_{5}+1.1$ |  | $+\mathrm{V}_{5}-1.2$ | $-\mathrm{V}_{\mathrm{s}}+1.1$ |  | $+\mathrm{V}_{5}-1.2$ | V |
| Over Temperature | $\mathrm{T}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-V_{s}+1.4$ |  | +Vs - 1.3 | $-\mathrm{V}_{\mathrm{s}}+1.4$ |  | $+\mathrm{V}_{5}-1.3$ | V |
| Output Swing | $\mathrm{V}_{5}= \pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $-\mathrm{V}_{5}+1.2$ |  | $+\mathrm{V}_{5}-1.4$ | $-\mathrm{V}_{\mathrm{s}}+1.2$ |  | $+\mathrm{V}_{5}-1.4$ | V |
| Over Temperature | $\mathrm{T}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-\mathrm{V}_{\mathrm{s}}+1.6$ |  | $+\mathrm{V}_{5}-1.5$ | $-\mathrm{V}_{\mathrm{s}}+1.6$ |  | $+\mathrm{V}_{5}-1.5$ | V |
| Short-Circuit Current |  | 18 |  |  | 18 |  |  | mA |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Operating Range | $\mathrm{V}_{\mathrm{s}}= \pm 2.3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $\pm 2.3$ |  | $\pm 18$ | $\pm 2.3$ |  | $\pm 18$ | V |
| Quiescent Current |  |  | 0.85 | 1 |  | 0.85 | 1 | mA |
| Over Temperature | $\mathrm{T}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | 1 | 1.2 |  | 1 | 1.2 | mA |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| Specified Performance |  | -40 |  | +85 | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
| Operating Range ${ }^{2}$ |  | -40 |  | +125 | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

${ }^{1}$ Operating near the input voltage range limit may reduce the available output range. See Figure 10 and Figure 11 for the input common-mode range vs. output voltage.
${ }^{2}$ See the Typical Performance Characteristics section for expected operation between $85^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

## GAIN $=\mathbf{1 0 0}$

$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, all specifications referred to input, unless otherwise noted.
Table 3.

| Parameter | Conditions$(\text { Gain }=100)$ | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| COMMON-MODE REJECTION RATIO <br> CMRR DC to 60 Hz with $1 \mathrm{k} \Omega$ Source Imbalance <br> CMRR at 2 kHz | $\begin{aligned} & V_{C M}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \\ & \mathrm{~V}_{C M}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 114 \\ 100 \\ \hline \end{array}$ |  |  | $\begin{array}{r} 120 \\ 105 \\ \hline \end{array}$ |  |  |  |
| NOISE <br> Voltage Noise <br> Current Noise | $\begin{aligned} & \mathrm{V}_{\mathbb{N}_{+}}=\mathrm{V}_{\text {IN- }}=\mathrm{V}_{\text {REF }}=0 \mathrm{~V} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 40 \\ & 6 \end{aligned}$ | 8 |  | $\begin{aligned} & 0.3 \\ & 40 \\ & 6 \end{aligned}$ | 8 | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mu \mathrm{V}$ p-p <br> fA/V Hz <br> pA p-p |
| VOLTAGE OFFSET <br> Offset Over Temperature Average TC Offset vs. Supply (PSR) | Referred to input, $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ $\begin{aligned} & \mathrm{T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | 118 | $140$ | $\begin{aligned} & 90 \\ & 140 \\ & 0.9 \end{aligned}$ | 124 | 140 | $\begin{aligned} & 50 \\ & 80 \\ & 0.5 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> dB |
| INPUT CURRENT Input Bias Current Over Temperature Average TC Input Offset Current Over Temperature Average TC | $\begin{aligned} & \mathrm{T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ |  | $0.5$ <br> 1 <br> 0.2 | $\begin{aligned} & 1.5 \\ & 2.0 \\ & 0.6 \\ & 0.8 \end{aligned}$ |  | 0.4 <br> 1 <br> 0.1 <br> 1 | $\begin{aligned} & 0.6 \\ & 1 \\ & 0.4 \\ & 0.6 \end{aligned}$ | nA nA $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ nA nA $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| REFERENCE INPUT <br> Rin <br> $I_{\text {IN }}$ <br> Voltage Range Gain to Output | $\mathrm{V}_{1 \mathbb{N}_{+}}=\mathrm{V}_{\mathbb{I N}-}=\mathrm{V}_{\text {REF }}=0 \mathrm{~V}$ | $-V_{s}$ | $\begin{aligned} & 20 \\ & 50 \\ & 1 \pm 0.0001 \end{aligned}$ | $\begin{aligned} & 60 \\ & +V_{s} \end{aligned}$ | $-\mathrm{V}_{\mathrm{s}}$ | $\begin{aligned} & 20 \\ & 50 \\ & 1 \pm 0.0001 \end{aligned}$ | $\begin{aligned} & 60 \\ & +V_{s} \end{aligned}$ | k $\Omega$ <br> $\mu \mathrm{A}$ <br> V <br> V/V |
| DYNAMIC RESPONSE <br> Small Signal -3 dB Bandwidth <br> Settling Time 0.01\% <br> Settling Time 0.001\% <br> Slew Rate | 10 V step 10 V step |  | $\begin{aligned} & 110 \\ & 13 \\ & 15 \\ & 2.5 \\ & \hline \end{aligned}$ |  | 2 | $\begin{aligned} & 110 \\ & 13 \\ & 15 \\ & 2.5 \\ & \hline \end{aligned}$ |  | kHz <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mathrm{V} / \mu \mathrm{s}$ |
| GAIN <br> Gain Error Gain Nonlinearity $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \end{aligned}$ <br> Gain vs. Temperature | $\mathrm{V}_{\text {Out }}=-10 \mathrm{~V}$ to +10 V |  | $\begin{aligned} & 5 \\ & 15 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 15 \\ & 45 \\ & 10 \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 15 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0.05 \\ & 15 \\ & 45 \\ & 2 \end{aligned}$ | \% <br> ppm <br> ppm <br> ppm $/{ }^{\circ} \mathrm{C}$ |
| INPUT <br> Input Impedance Differential Common Mode Input Operating Voltage Range ${ }^{1}$ Over Temperature Input Operating Voltage Range ${ }^{1}$ Over Temperature | $\begin{aligned} & \mathrm{V}_{\mathrm{s}}= \pm 2.3 \mathrm{~V} \text { to } \pm 5 \mathrm{~V} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{s}}= \pm 5 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} -V_{s}+1.9 \\ -V_{s}+2.0 \\ -V_{s}+1.9 \\ -V_{s}+2.0 \end{gathered}$ | $\begin{aligned} & 100\|\mid 2 \\ & 100\|\mid 2 \end{aligned}$ | $\begin{aligned} & +V_{s}-1.1 \\ & +V_{s}-1.2 \\ & +V_{s}-1.2 \\ & +V_{s}-1.2 \end{aligned}$ | $\begin{aligned} & -V_{s}+1.9 \\ & -V_{s}+2.0 \\ & -V_{s}+1.9 \\ & -V_{s}+2.0 \end{aligned}$ | $\begin{aligned} & 100\|\mid 2 \\ & 100\|\mid 2 \end{aligned}$ | $\begin{aligned} & +V_{s}-1.1 \\ & +V_{s}-1.2 \\ & +V_{s}-1.2 \\ & +V_{s}-1.2 \end{aligned}$ | $\mathrm{G} \Omega \mid \mathrm{pF}$ <br> $\mathrm{G} \Omega \\| \mathrm{pF}$ <br> V <br> V <br> V <br> V |

## AD8228


${ }^{1}$ Operating near the input voltage range limit may reduce the available output range. See Figure 12 and Figure 13 for the input common-mode range vs. output voltage.
${ }^{2}$ See the Typical Performance Characteristics section for expected operation between $85^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Output Short-Circuit Current | Indefinite |
| Input Voltage (Common Mode) | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Differential Input Voltage | $\pm \mathrm{V}_{\mathrm{S}}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $140^{\circ} \mathrm{C}$ |
| ESD |  |
| $\quad$ Human Body Model | 2 kV |
| $\quad$ Charge Device Model | 1 kV |

${ }^{1}$ Temperature range for specified performance is $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. See the
Typical Performance Characteristics section for expected operation from $85^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for a device in free air.
Table 5.

| Package | $\boldsymbol{\theta}_{\text {JA }}$ | Unit |
| :--- | :--- | :--- |
| 8-Lead MSOP, 4-Layer JEDEC Board | 135 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead SOIC, 4-Layer JEDEC Board | 121 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |



Figure 2. Pin Configuration

Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | - IN | Negative Input. |
| 2,3 | G1, G2 | Gain Pins. Short together for a gain of 100. Leave unconnected for a gain of 10. |
| 4 | + IN | Positive Input. |
| 5 | $-V_{s}$ | Negative Supply. |
| 6 | REF | Reference. |
| 7 | Vout $^{8}$ | Output. |
| 8 | $+V_{s}$ | Positive Supply. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$, unless otherwise noted.


Figure 3. Typical Distribution of Input Offset Voltage ( $G=10$ )


Figure 4. Typical Distribution of Input Offset Voltage Drift ( $G=10$ )


Figure 5. Typical Distribution of Input Offset Voltage ( $G=100$ )


Figure 6. Typical Distribution of Input Offset Voltage Drift ( $G=100$ )


Figure 7. Typical Distribution for $C M R(G=100)$


Figure 8. Typical Distribution of Input Bias Current

## AD8228



Figure 9. Typical Distribution of Input Offset Current


Figure 10. Input Common-Mode Voltage vs. Output Voltage, $V_{s}= \pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V} ; \mathrm{G}=10$


Figure 11. Input Common-Mode Voltage vs. Output Voltage, $V_{s}= \pm 15 \mathrm{~V}, \mathrm{G}=10$


Figure 12. Input Common-Mode Voltage vs. Output Voltage, $V_{s}= \pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V} ; G=100$


Figure 13. Input Common-Mode Voltage vs. Output Voltage, $V_{s}= \pm 15 \mathrm{~V}, \mathrm{G}=100$


Figure 14. Input Bias Current vs. Common-Mode Voltage


Figure 15. Change in Input Offset Voltage vs. Warm-Up Time


Figure 16. Input Bias Current and Offset Current vs. Temperature


Figure 17. Positive PSRR vs. Frequency, RTI


Figure 18. Negative PSRR vs. Frequency


Figure 19. Gain vs. Frequency


Figure 20. Gain Error vs. Temperature


Figure 21. CMRR vs. Frequency, RTI


Figure 22. CMRR vs. Frequency, RTI, 1 k $\Omega$ Source Imbalance


Figure 23. CMR vs. Temperature


Figure 24. Input Voltage Limit vs. Supply Voltage


Figure 25. Output Voltage Swing vs. Supply Voltage


Figure 26. Output Voltage Swing vs. Load Resistance


Figure 27. Output Voltage Swing vs. Output Current, $G=1$


Figure 28. Gain Nonlinearity, $G=10, R_{L}=10 \mathrm{k} \Omega$


Figure 29. Gain Nonlinearity, $G=100, R_{L}=10 \mathrm{k} \Omega$


Figure 30. Voltage Noise Spectral Density vs. Frequency


Figure 31. 0.1 Hz to 10 Hz RTI Voltage Noise, G=10


Figure 32. Current Noise Spectral Density vs. Frequency


Figure 33. 0.1 Hz to 10 Hz Current Noise


Figure 34. Large Signal Frequency Response


Figure 35. Large Signal Pulse Response and Settling Time $(G=10)$


Figure 36. Large Signal Pulse Response and Settling Time $(G=100)$


Figure 37. Small Signal Response, $G=10, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 38. Small Signal Response, $G=100, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 39. Settling Time vs. Step Size, $G=10$


Figure 40. Settling Time vs. Step Size, G = 100

## AD8228

## THEORY OF OPERATION



## ARCHITECTURE

The AD8228 is based on the classic three op amp topology. This topology has two stages: a preamplifier to provide differential amplification, followed by a difference amplifier to remove the common-mode voltage. Figure 41 shows a simplified schematic of the AD8228.
The first stage is composed of the A1 and A2 amplifiers, the Q1 and Q2 input transistors, and the R1 through R4 resistors. The feedback loop of A1, R1, and Q1 ensures that the V1 voltage is a constant diode drop below in the negative input voltage. Similarly, V2 is kept a constant diode drop below the positive input. Therefore, a replica of the differential input voltage is placed across either R3 (when the gain pins are left open) or $\mathrm{R} 3|\mid \mathrm{R} 4$ (when the gain pins are shorted). The current that flows across this resistance must also flow through the R1 and R2 resistors, creating a gained differential signal between the A2 and A1 outputs. Note that, in addition to a gained differential signal, the original common-mode signal, shifted a diode drop down, is also still present.

The second stage is a difference amplifier, composed of A3 and four $10 \mathrm{k} \Omega$ resistors. The purpose of this stage is to remove the common-mode signal from the amplified differential signal.
The AD8228 does not depend on external resistors. Much of the dc performance of precision circuits depends on the accuracy and matching of resistors. The resistors on the AD8228 are laid out to be tightly matched. The resistors of each part are laser trimmed and tested for their matching accuracy. Because of this trimming and testing, the AD8228 can guarantee high accuracy for specifications such as gain drift, common-mode rejection (CMRR), and gain error.

## SETTING THE GAIN

The AD8228 can be configured for a gain of 10 or 100 with no external components. Leave Pin 2 and Pin 3 open for a gain of 10 ; short Pin 2 and Pin 3 together for a gain of 100 (see Figure 42).


Figure 42. Setting the Gain
The transfer function with Pin 2 and Pin 3 open is

$$
V_{O U T}=10 \times\left(V_{I N+}-V_{I N-}\right)+V_{R E F}
$$

The transfer function with Pin 2 and Pin 3 shorted is

$$
V_{\text {OUT }}=100 \times\left(V_{I N_{+}+}-V_{I N-}\right)+V_{R E F}
$$

## COMMON-MODE INPUT VOLTAGE RANGE

The three op amp architecture of the AD8228 applies gain and then removes the common-mode voltage. Therefore, internal nodes in the AD8228 experience a combination of both the gained signal and the common-mode signal. This combined signal can be limited by the voltage supplies even when the individual input and output signals are not. Figure 10 through Figure 13 show the allowable common-mode input voltage ranges for various output voltages and supply voltages.

## REFERENCE TERMINAL

The output voltage of the AD8228 is developed with respect to the potential on the reference terminal. This is useful when the output signal needs to be offset to a precise midsupply level. For example, a voltage source can be tied to the REF pin to level-shift the output so that the AD8228 can drive a single-supply ADC. The REF pin is protected with ESD diodes and should not exceed either $+V_{S}$ or $-V_{S}$ by more than 0.3 V .

For best performance, source impedance to the REF terminal should be kept below $1 \Omega$. As shown in Figure 41, the reference terminal, REF, is at one end of a $10 \mathrm{k} \Omega$ resistor. Additional impedance at the REF terminal adds to this $10 \mathrm{k} \Omega$ resistor and results in amplification of the signal connected to the positive input. The amplification from the additional $\mathrm{R}_{\text {REF }}$ can be computed by

$$
\frac{2 \times\left(10 \mathrm{k} \Omega+R_{R E F}\right)}{20 \mathrm{k} \Omega+R_{R E F}}
$$

Only the positive signal path is amplified; the negative path is unaffected. This uneven amplification degrades the CMRR of the amplifier.

INCORRECT


CORRECT


Figure 43. Driving the Reference

## LAYOUT

The AD8228 is a high precision device. To ensure optimum performance at the PCB level, care must be taken in the design of the board layout. The AD8228 pins are arranged in a logical manner to aid in this task.


Figure 44. Pinout Diagram

## Common-Mode Rejection Ratio over Frequency

The AD8228 has a higher CMRR over frequency than typical in-amps, which gives it greater immunity to disturbances such as line noise and its associated harmonics. The AD8228 pinout was designed so that the board designer can take full advantage of this performance with a well-implemented layout.
Poor layout can cause some of the common-mode signal to be converted to a differential signal before it reaches the in-amp. Such conversions occur when one input path has a frequency response that is different from the other. To keep CMRR across frequency high, input source impedance and capacitance of each path should be closely matched. Additional source resistance in the input path (for example, for input protection) should be placed close to the in-amp inputs, which minimizes their interaction with parasitic capacitance from the PCB traces.
Parasitic capacitance at the gain setting pins can also affect CMRR over frequency. If the board design has a component at the gain setting pins (for example, a switch or jumper), the part should be chosen so that the parasitic capacitance is as small as possible.

## Power Supplies

A stable dc voltage should be used to power the instrumentation amplifier. Noise on the supply pins can adversely affect performance. See the PSRR performance curves in Figure 17 and Figure 18 for more information.

A $0.1 \mu \mathrm{~F}$ capacitor should be placed as close as possible to each supply pin. As shown in Figure 45, a $10 \mu \mathrm{~F}$ tantalum capacitor can be used farther away from the part. In most cases, it can be shared by other precision integrated circuits.


Figure 45. Supply Decoupling, REF, and Output Referred to Local Ground

## References

The output voltage of the AD8228 is developed with respect to the potential on the reference terminal. Care should be taken to tie REF to the appropriate local ground.

## Input Bias Current Return Path

The input bias current of the AD8228 must have a return path to common. When the source, such as a thermocouple, cannot provide a return current path, one should be created, as shown in Figure 46.



CAPACITIVELY COUPLED

Figure 46. Creating an $I_{B I A S}$ Path

## INPUT PROTECTION

All terminals of the AD8228 are protected against ESD ( 1 kV , human body model). In addition, the input structure allows for dc overload conditions of about 3.5 V beyond the supplies.

## Input Voltages Beyond the Rails

For larger input voltages, an external resistor should be used in series with each input to limit current during overload conditions. The AD8228 can safely handle a continuous 6 mA current. The limiting resistor can be computed from

$$
R_{\text {LIMIT }} \geq \frac{V_{\text {IN }}-V_{\text {SUPPLY }}}{6 \mathrm{~mA}}-600 \Omega
$$

For applications where the AD8228 encounters extreme overload voltages, such as cardiac defibrillators, external series resistors and low leakage diode clamps such as the BAV199L, the FJH1100s, or the SP720 should be used.

## Large Differential Voltages When $\mathbf{G}=\mathbf{1 0 0}$

When operating at a gain of 100 , large differential input voltages can cause more than 6 mA of current to flow into the inputs. This condition occurs when the voltage between +IN and -IN exceeds 5 V . This is true for differential voltages of either polarity.
The maximum allowed differential voltage can be increased by adding an input protection resistor in series with each input. The value of each protection resistor should be

$$
R_{\text {PRotect }}=\left(V_{\text {DIFF_MAX }}-5 \mathrm{~V}\right) / 6 \mathrm{~mA}
$$

## RADIO FREQUENCY INTERFERENCE (RFI)

RF rectification is often a problem when amplifiers are used in applications having strong RF signals. The disturbance can appear as a small dc offset voltage. High frequency signals can be filtered with a low-pass RC network placed at the input of the instrumentation amplifier, as shown in Figure 47. The filter limits the input signal bandwidth, according to the following relationship:

$$
\begin{aligned}
& \text { FilterFrequency }_{\text {DIFF }}=\frac{1}{2 \pi R\left(2 C_{D}+C_{C}\right)} \\
& \text { FilterFrequency }_{C M}=\frac{1}{2 \pi R C_{C}}
\end{aligned}
$$

where $C_{D} \geq 10 C_{c}$.


Figure 47. RFI Suppression
$C_{D}$ affects the difference signal, and $C_{C}$ affects the common-mode signal. Values of R and $\mathrm{C}_{\mathrm{C}}$ should be chosen to minimize RFI. Mismatch between the $\mathrm{R} \times \mathrm{C}_{\mathrm{C}}$ at the positive input and the $\mathrm{R} \times \mathrm{C}_{\mathrm{C}}$ at the negative input degrades the CMRR of the AD8228. By using a value of $C_{D}$ one magnitude larger than $C_{C}$, the effect of the mismatch is reduced, and performance is improved.

## APPLICATIONS INFORMATION

## DIFFERENTIAL DRIVE

Figure 48 shows how to configure the AD8228 for differential output. The advantage of this circuit is that the dc differential accuracy depends on the AD8228 and not on the op amp or the resistors. This circuit takes advantage of the precise control the AD8228 has of its output voltage relative to the reference voltage. The ideal equation for the differential output is as follows:

$$
V_{\text {DIFF_OUT }}=V_{\text {oUT+ }}-V_{\text {oUT- }}=\text { Gain } \times\left(V_{I N+}-V_{I N-}\right)
$$

Op amp dc performance and resistor matching determine the dc common-mode output accuracy. However, because commonmode errors are likely to be rejected by the next device in the signal chain, these errors typically have little effect on overall system accuracy. The ideal equation for the common-mode output is as follows:

$$
V_{C M \_O U T}=\frac{V_{\text {OUT+ }+}+V_{\text {OUT- }}}{2}=V_{\text {REF }}
$$

For best ac performance, an op amp with at least 3 MHz gain bandwidth product and $2 \mathrm{~V} / \mu \mathrm{s}$ slew rate is recommended.


Figure 48. Differential Output Using an Op Amp

## PRECISION STRAIN GAGE

The low offset and high CMRR over frequency of the AD8228 make it an excellent candidate for bridge measurements. As shown in Figure 49, the bridge can be connected directly to the inputs of the amplifier.


Figure 49. Precision Strain Gage

## DRIVING A DIFFERENTIAL ADC

Figure 50 shows how the AD8228 can be used to drive a differential ADC. The AD8228 is configured with an op amp and two resistors for differential drive. The $510 \Omega$ resistors and 2200 pF capacitors isolate the instrumentation amplifier from the switching transients produced by the switched capacitor front end of a typical SAR converter. These components between the ADC and the amplifier also create a filter at 142 kHz , which provides antialiasing and noise filtering. The advantage of this configuration is that it uses less power than a dedicated ADC driver: the AD8641 typically consumes $200 \mu \mathrm{~A}$, and the current through the two $10 \mathrm{k} \Omega$ resistors is $250 \mu \mathrm{~A}$ at full output voltage.
With the AD7688, this configuration gives excellent dc performance and a THD of 71 dB ( 10 kHz input). For applications that need better distortion performance, a dedicated ADC driver, such as the ADA4941-1 or ADA4922-1, is recommended.


Figure 50. Driving a Differential ADC

## OUTLINE DIMENSIONS



Figure 51. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 52. 8-Lead Standard Small Outline Package [SOIC_N]
Narrow Body
(R-8)
Dimensions shown in millimeters and (inches)

## AD8228

## ORDERING GUIDE

| Model | Temperature Range | Package Description | PackageOption | Branding |
| :---: | :---: | :---: | :---: | :---: |
| AD8228ARMZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | Y16 |
| AD8228ARMZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 13" Tape and Reel | RM-8 | Y16 |
| AD8228ARMZ-R71 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 7" Tape and Reel | RM-8 | Y16 |
| AD8228ARZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8228ARZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13" Tape and Reel | R-8 |  |
| AD8228ARZ-R7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7" Tape and Reel | R-8 |  |
| AD8228BRMZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | Y1M |
| AD8228BRMZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 13" Tape and Reel | RM-8 | Y1M |
| AD8228BRMZ-R71 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 7" Tape and Reel | RM-8 | Y1M |
| AD8228BRZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8228BRZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13" Tape and Reel | R-8 |  |
| AD8228ARZ-R7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7" Tape and Reel | R-8 |  |

[^0]
## AD8228

NOTES

NOTES

## AD8228

## NOTES


[^0]:    ${ }^{1} Z=$ RoHS Compliant Part.

