

# **CMF20120D**-Silicon Carbide Power MOSFET 1200V 80 m $\Omega$

Z-FET™ MOSFET

N-Channel Enhancement Mode





## CMF20120D-Silicon Carbide Power MOSFET

Z-FET<sup>TM</sup> MOSFET

N-Channel Enhancement Mode

 $\mathbf{V}_{\mathbf{DS}} = 1200 \text{ V}$   $\mathbf{R}_{\mathbf{DS(on)}} = 80 \text{ m}\Omega$   $\mathbf{I}_{\mathbf{D(MAX)}} \mathbf{@T_c} = \mathbf{25^{\circ}C} = 33 \text{ A}$ 

#### **Features**

- Industry Leading R<sub>DS(on)</sub>
- High Speed Switching
- Low Capacitances
- Easy to Parallel
- Simple to Drive
- Pb-Free Lead Plating, ROHS Compliant, Halogen Free

## <u>Package</u>



**Part Number** 

CMF20120D



**Package** 

TO-247-3

#### **Benefits**

- Higher System Efficiency
- Reduced Cooling Requirements
- Avalanche Ruggedness
- Increased System Switching Frequency

## **Applications**

- Solar Inverters
- High Voltage DC/DC Converters
- Motor Drives

#### **Maximum Ratings**

| Symbol                                                    | Parameter                                  | Value          | Unit         | Test Conditions                                                          | Note |
|-----------------------------------------------------------|--------------------------------------------|----------------|--------------|--------------------------------------------------------------------------|------|
| т                                                         | Continuous Drain Current                   | 33             | Α            | $V_{GS}@20V, T_C = 25^{\circ}C$                                          |      |
| $\mathbf{I}_{D}$                                          | Continuous Diain Current                   | 17             |              | $V_{GS}@20V, T_{C} = 100^{\circ}C$                                       |      |
| $I_{Dpulse}$                                              | Pulsed Drain Current                       | 78             | А            | Pulse width $t_P$ limited by $T_{jmax}$<br>$T_C = 25^{\circ}C$           |      |
| $E_{AS}$                                                  | Single Pulse Avalanche Energy              | 2.2            | J            | I <sub>D</sub> = 20A, V <sub>DD</sub> = 50 V,<br>L = 9.5 mH              |      |
| $E_{AR}$                                                  | Repetitive Avalanche Energy                | 1.5            | J            | t <sub>AR</sub> limited by T <sub>jmax</sub>                             |      |
| $\mathrm{I}_{AR}$                                         | Repetitive Avalanche Current               | 20             | А            | $I_D = 20A$ , $V_{DD} = 50$ V, $L = 3$ mH $t_{AR}$ limited by $T_{jmax}$ |      |
| $V_{GS}$                                                  | Gate Source Voltage                        | -5/+25         | V            |                                                                          |      |
| $P_{tot}$                                                 | Power Dissipation                          | 150            | W            | T <sub>c</sub> =25°C                                                     |      |
| $T_{\scriptscriptstyle J}$ , $T_{\scriptscriptstyle stg}$ | Operating Junction and Storage Temperature | -55 to<br>+125 | °C           |                                                                          |      |
| $T_L$                                                     | Solder Temperature                         | 260            | °C           | 1.6mm (0.063") from case for 10s                                         |      |
| $M_d$                                                     | Mounting Torque                            | 1<br>8.8       | Nm<br>lbf-in | M3 or 6-32 screw                                                         |      |



#### **Table of Contents**

| Features                                 | 2 |
|------------------------------------------|---|
| Benefits                                 |   |
| Applications                             |   |
| Maximum Ratings                          |   |
| Table of Contents                        |   |
| Applications Information                 |   |
| ESD Ratings                              |   |
| Electrical Characteristics               |   |
| Reverse Diode Characteristics            |   |
| Thermal Characteristics                  |   |
| Gate Charge Characteristics              |   |
| Typical Performance                      |   |
| Clamped Inductive Switch Testing Fixture |   |
| Package Dimensions                       |   |
| Recommended Solder Pad Layout            |   |
| Notice                                   |   |



#### **Applications Information**

The Cree SiC MOSFET has removed the upper voltage limit of silicon MOSFETs. However, there are some differences in characteristics when compared to what is usually expected with high voltage silicon MOSFETs. These differences need to be carefully addressed to get maximum benefit from the SiC MOSFET. In general, although the SiC MOSFET is a superior switch compared to its silicon counterparts, it should not be considered as a direct drop-in replacement in existing applications.

There are two key characteristics that need to be kept in mind when applying the SiC MOSFETs: modest transconductance requires that  $V_{GS}$  needs to be 20 V to optimize performance. This can be see in the Output and Transfer Characteristics shown in Figures 1-3. The modest transconductance also affects the transition where the device behaves as a voltage controlled resistance to where it behaves as a voltage controlled current source as a funtion of  $V_{DS}$ . The result is that the transition occurs over higher values of  $V_{DS}$  than are usually experienced with Si MOSFETs and IGBTs. This might affect the operation anti-desaturation circuits, especially if the circuit takes advantage of the device entering the constant current region at low values of forward voltage.

The modest transconductance needs to be carefully considered in the design of the gate drive circuit. The first obvious requirement is that the gate be capable of a >22 V (+20 V to -2V) swing. The recommended on state  $V_{GS}$  is +20 V and the recommended off state V<sub>GS</sub> is between -2 V to -5 V. Please carefully note that although the gate voltage swing is higher than the typical silicon MOSFETs and IGBTs, the total gate charge of the SiC MOSFET is considerably lower. In fact, the product of gate voltage swing and gate charge for the SiC MOSFET is lower than comparable silicon devices. The gate voltage must have a fast dV/dt to achieve fast switching times which indicates that a very low impedance driver is necessary. Lastly, the fidelity of the gate drive pulse must be carefully controlled. The nominal threshold voltage is 2.5V and the device is not fully on (dV<sub>DS</sub>/dt≈0) until the V<sub>GS</sub> is above 16V. This is a noticeably wider range than what is typically experienced with silicon MOSFETs and IGBTs. The net result of this is that the SiC MOSFET has a somewhat lower 'noise margin'. Any excessive ringing that is present on the gate drive signal could cause unintentional turn-on or partial turn-off of the device. The gate resistance should be carefully selected to ensure that the gate drive pulse is adequately dampened. To first order, the gate circuit can be approximated as a simple series RLC circuit driven by a voltage pulse as shown below.



$$\zeta = \frac{R_{LOOP}}{2} \sqrt{\frac{C_{GATE}}{L_{LOOP}}} \geqslant 1$$

$$\therefore \; oldsymbol{R_{LOOP}} \geqslant oldsymbol{2} \sqrt{rac{oldsymbol{L_{LOOP}}}{oldsymbol{C_{GATE}}}}}$$

As shown, minimizing  $L_{\text{LOOP}}$  minimizes the value of  $R_{\text{LOOP}}$  needed for critical dampening. Minimizing  $L_{\text{LOOP}}$  also minimizes the rise/fall time. Therefore, it is strongly recommended that the gate drive be located as close to the SiC MOSFET as possible to minimize  $L_{\text{LOOP}}$ . The internal gate resistance of the SiC MOSFET is 5  $\Omega$ . An external resistance of 6.8  $\Omega$  was used to characterize this device. Lower values of external gate resistance can be used so long as the gate fidelity is maintained. In the event that no external gate resistance is used, it is suggested that the gate current be checked to indirectly verify that there is no ringing present in the gate circuit. This can be accomplished with a very small current transformer. A recommended setup is a two-stage current transformer as shown below:



The two stage current transformer first stage consists of 10 turns of AWG 30 wire on a small high permeability core. A Ferroxcube 3E27 material is recommended. The second stage is a small wide bandwidth current transformer, such as the Tektronix CT-2. Lastly, a separate source return should be used for the gate drive as shown below:



Stray inductance on source lead causes load di/dt to be fed back into gate drive which causes the following:

Switch di/dt is limited
Could cause oscillation

RGATE

LOAD CURRENT



A schematic of the gate driver circuit used for characterization of the SiC MOSFET is shown below:



The gate driver is an IXYS IXDI414. This device has a 35 V ouput swing, output resistance of 0.6  $\Omega$  typical, and a peak current capability of 14 A. The external gate resistance used for characterization of the SiC MOSFET was 6.8  $\Omega$ . Careful consideration needs to be given to the selection of the gate driver. The typical application error is selection of a gate driver that has adequate swing, but output



resistance and current drive capability are not carefully considered. It is critical that the gate driver possess high peak current capability and low output resistance along with adequate voltage swing.

A significant benefit of the SiC MOSFET is the elimination of the tail current observed in silicon IGBTs. However, it is very important to note that the current tail does provide a certain degree of parasitic dampening during turn-off. Additional ringing and overshoot is typically observed when silicon IGBTs are replaced with SiC MOSFETs. The additional voltage overshoot can be high enough to destroy the device. Therefore, it is critical to manage the output interconnection parasitics (and snubbers) to keep the ringing and overshoot from becoming problematic.

#### **ESD RATINGS**

| ESD Test                         | Total Devices Sampled    | Resulting Classification |
|----------------------------------|--------------------------|--------------------------|
| ESD-HBM                          | All Devices Passed 1000V | 2 (>2000V)               |
| ESD-MM All Devices Passed 400V   |                          | C (>400V)                |
| ESD-CDM All Devices Passed 1000V |                          | IV (>1000V)              |



#### **Electrical Characteristics**

| Symbol               | Parameter                              | Min. | Тур.       | Max. | Unit          | Test Conditions                                                           | Note    |
|----------------------|----------------------------------------|------|------------|------|---------------|---------------------------------------------------------------------------|---------|
| $V_{(BR)DSS}$        | Drain-Source Breakdown Voltage         | 1200 |            |      | V             | $V_{GS} = 0V$ , $I_D = 100\mu A$                                          |         |
| $V_{GS(th)}$         | Gate Threshold Voltage                 |      | 2.5        | 4    | V             | $V_{DS} = V_{GS}$ , $I_{D} = 1 \text{mA}$ , $T_{J} = 25 ^{\circ}\text{C}$ | 1       |
| V GS(th)             | Gate Threshold Voltage                 |      | 1.8        |      |               | $V_{DS} = V_{GS}$ , $I_D = 1mA$ , $T_J = 125$ °C                          |         |
| $I_{	extsf{DSS}}$    | Zero Gate Voltage Drain Current        |      | 1          | 100  | μA            | $V_{DS} = 1200V$ , $V_{GS} = 0V$ , $T_{J} = 25^{\circ}C$                  |         |
| 1055                 | Zero date voltage Brain earrent        |      | 10         | 250  | μΛ            | $V_{DS} = 1200V$ , $V_{GS} = 0V$ , $T_{J} = 125^{\circ}C$                 |         |
| $I_{GSS}$            | Gate-Source Leakage Current            |      |            | 250  | nA            | $V_{GS} = 20V$ , $V_{DS} = 0V$                                            |         |
| R <sub>DS(on)</sub>  | Drain-Source On-State Resistance       |      | 80         | 110  | mΩ            | $V_{GS} = 20V, I_D = 20A, T_J = 25^{\circ}C$                              |         |
| **DS(on)             | Brain Source on State Resistance       |      | 95         | 130  | 11132         | $V_{GS} = 20V, I_D = 20A, T_J = 125$ °C                                   |         |
| g <sub>fs</sub>      | Transconductance                       |      | 7.3        |      | S             | $V_{DS}$ = 20V, $I_{DS}$ = 20A, $T_{J}$ = 25°C                            | fig. 3  |
| 9rs                  | Tansconductance                        |      | 6.8        |      |               | $V_{DS}$ = 20V, $I_{DS}$ = 20A, $T_{J}$ = 125°C                           |         |
| C <sub>iss</sub>     | Input Capacitance                      |      | 1915       |      | $V_{GS} = 0V$ | $V_{GS} = 0V$                                                             | fig. 5  |
| Coss                 | Output Capacitance                     |      | 120        |      | pF            | $V_{DS} = 800V$                                                           |         |
| $C_{rss}$            | Reverse Transfer Capacitance           |      | 13         |      | ľ             | f = 1MHz<br>$V_{AC} = 25mV$                                               |         |
| $t_{d(on)i}$         | Turn-On Delay Time                     |      | 17.2       |      |               |                                                                           |         |
| tr                   | Rise Time                              |      | 13.6       |      |               | $V_{DD} = 800V$                                                           |         |
| t <sub>d(off)i</sub> | Turn-Off Delay Time                    |      | 62         |      | ns            | $V_{GS} = -2/20V$                                                         |         |
| t <sub>fi</sub>      | Fall Time                              |      | 35.6       |      |               | $I_D = 20A$                                                               | fig. 12 |
| Eon                  | Turn-On Switching Loss (25°C) (125°C)  |      | 530<br>422 |      | μĴ            | $R_{G} = 6.8\Omega$<br>$L = 856\mu H$                                     |         |
| E <sub>Off</sub>     | Turn-Off Switching Loss (25°C) (125°C) |      | 320<br>329 |      | μĴ            | Per JEDEC24 Page 27                                                       |         |
| $R_{G}$              | Internal Gate Resistance               |      | 5          |      | Ω             | $V_{GS} = 0V$ , $f = 1MHz$ , $V_{AC} = 25mV$                              |         |

**NOTES:** 1. The recommended on-state  $V_{GS}$  is +20V and the recommended off-state  $V_{GS}$  is between -2V and -5V

#### **Reverse Diode Characteristics**

| Symbol          | Parameter                     | Тур. | Max. | Unit            | Test Conditions                              | Note       |                                              |  |
|-----------------|-------------------------------|------|------|-----------------|----------------------------------------------|------------|----------------------------------------------|--|
| V               | Diode Forward Voltage         | 3.5  |      | <b>-</b>   ∨  - | \ <u>'</u>                                   | V          | $V_{GS} = -5V, I_F = 10A, T_J = 25^{\circ}C$ |  |
| $V_{sd}$        | Diode Forward Voltage         | 3.1  |      |                 | $V_{GS} = -2V, I_F = 10A, T_J = 25^{\circ}C$ |            |                                              |  |
| t <sub>rr</sub> | Reverse Recovery Time         | 220  |      | ns              | $V_{GS} = -5V, I_F = 20A, T_1 = 25^{\circ}C$ |            |                                              |  |
| Qrr             | Reverse Recovery Charge       | 142  |      | nC              | $V_R = 800V$ ,                               | fig. 13,14 |                                              |  |
| $I_{rrm}$       | Peak Reverse Recovery Current | 2.3  |      | Α               | $di_F/dt = 100A/\mu s$                       |            |                                              |  |

#### **Thermal Characteristics**

| S | ymbol           | Parameter                                   | Тур. | Max. | Unit | Test Conditions | Note   |
|---|-----------------|---------------------------------------------|------|------|------|-----------------|--------|
|   | $R_{\theta JC}$ | Thermal Resistance from Junction to Case    | 0.58 | 0.7  |      |                 |        |
|   | $R_{\theta CS}$ | Case to Sink, w/ Thermal Compound           | 0.25 |      | °C/W |                 | fig. 6 |
|   | $R_{\theta JA}$ | Thermal Resistance From Junction to Ambient |      | 40   | ]    |                 | 19. 0  |

## **Gate Charge Characteristics**

| Symbol   | Parameter             | Тур. | Max. | Unit | Test Conditions                         | Note  |
|----------|-----------------------|------|------|------|-----------------------------------------|-------|
| $Q_{gs}$ | Gate to Source Charge | 23.8 |      |      | $V_{DD} = 800V$                         | fig 0 |
| $Q_{gd}$ | Gate to Drain Charge  | 43.1 |      |      | I <sub>D</sub> =20A                     | fig.9 |
| Qg       | Gate Charge Total     | 90.8 |      |      | $V_{GS} = -2/20V \text{ Per JEDEC24-2}$ |       |



## **Typical Performance**



Fig 1. Typical Output Characteristics  $T_1 = 25^{\circ}C$ 



Figure 3. Typical Transfer Characteristics





Fig 2. Typical Output Characteristics  $T_1 = 125$  °C



Fig 4. Normalized On-Resistance vs. Temperature



Fig 5A and 5B. Typical Capacitance vs. Drain – Source Voltage



### **Typical Performance**



Fig 6. Transient Thermal Impedence, Junction - Case



Fig 7. Inductive Switching Energy(Turn-on) vs. T



Fig 9. Typical Gate Charge Characteristics @ 25°C



Fig 8. Inductive Switching Energy(Turn-off) vs. T



Fig 10. Typical Avalanche Waveform



## **Clamped Inductive Switch** Testing Fixture





Fig 11. Switching Waveform Test Circuit

Fig 12. Switching Test Waveform Times



Fig 13. Body Diode Recovery Waveform



Fig 14. Body Diode Recovery Test





Fig 15. Avalanche Test Circuit



Fig 16. Theoretical Avalanche Waveform

## **Package Dimensions**



| POS | Inc  | hes  | Millin   | neters |
|-----|------|------|----------|--------|
| 105 | Min  | Max  | Min      | Max    |
| А   | .190 | .205 | 4.83     | 5.21   |
| A1  | .090 | .100 | 2.29     | 2.54   |
| A2  | .075 | .085 | 1.91     | 2.16   |
| b   | .042 | .052 | 1.07     | 1.33   |
| b1  | .075 | .095 | 1.91     | 2.41   |
| b2  | .075 | .085 | 1.91     | 2.16   |
| b3  | .113 | .133 | 2.87     | 3.38   |
| b4  | .113 | .123 | 2.87     | 3.13   |
| С   | .022 | .027 | 0.55     | 0.68   |
| D   | .819 | .831 | 20.80    | 21.10  |
| D1  | .640 | .695 | 16.25    | 17.65  |
| D2  | .037 | .049 | 0.95     | 1.25   |
| Е   | .620 | .635 | 15.75    | 16.13  |
| E1  | .516 | .557 | 13.10    | 14.15  |
| E2  | .145 | .201 | 3.68     | 5.10   |
| E3  | .039 | .075 | 1.00     | 1.90   |
| E4  | .487 | .529 | 12.38    | 13.43  |
| е   | .214 | BSC  | 5.44 BSC |        |
| N   | 3    | 3    |          | 3      |
| L   | .780 | .800 | 19.81    | 20.32  |
| L1  | .161 | .173 | 4.10     | 4.40   |
| ØP  | .138 | .144 | 3.51     | 3.65   |
| Q   | .216 | .236 | 5.49     | 6.00   |
| S   | .238 | .248 | 6.04     | 6.30   |



#### **Recommended Solder Pad Layout**



TO-247-3

| Part Number | Package  |
|-------------|----------|
| CMF20120D   | TO-247-3 |

"The levels of environmentally sensitive, persistent biologically toxic (PBT), persistent organic pollutants (POP), or otherwise restricted materials in this product are below the maximum concentration values (also referred to as the threshold limits) permitted for such substances, or are used in an exempted application, in accordance with EU Directive 2002/95/EC on the restriction of the use of certain hazardous substances in electrical and electronic equipment (RoHS), as amended through April 21, 2006.

This product has not been designed or tested for use in, and is not intended for use in, applications implanted into the human body nor in applications in which failure of the product could lead to death, personal injury or property damage, including but not limited to equipment used in the operation of nuclear facilities, life-support machines, cardiac defibrillators or similar emergency medical equipment, aircraft navigation or communication or control systems, air traffic control systems, or weapons systems

Copyright © 2010-2011 Cree, Inc. All rights reserved. The information in this document is subject to change without notice. Cree, the Cree logo, Z-REC and Z-FET are registered trademarks of Cree, Inc.