## Product Preview

# **ESD Protection Diodes**

# Micro-packaged Diodes for ESD Protection

The ESD5102 is designed to protect voltage sensitive components from ESD. Excellent clamping capability, low leakage, and fast response time provide best in class protection on designs that are exposed to ESD. Because of its small size, it is suited for use in smartphone, smart-watch, or many other portable / wearable applications where board space comes at a premium.

#### **Features**

- Bi-directional Dual Line ESD Protection
- Low Capacitance (5 pF Max, I/O to GND)
- Small Body Outline Dimensions: 0.705 x 0.23 mm
- Protection for the Following IEC Standards: IEC 61000–4–2 (Level 4)
- Low ESD Clamping Voltage
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                 | Symbol           | Value       | Unit     |
|--------------------------------------------------------|------------------|-------------|----------|
| Operating Junction Temperature Range                   | TJ               | -55 to +125 | °C       |
| Storage Temperature Range                              | T <sub>stg</sub> | -55 to +150 | °C       |
| Lead Solder Temperature –<br>Maximum (10 Seconds)      | TL               | 260         | °C       |
| IEC 61000-4-2 Contact (ESD)<br>IEC 61000-4-2 Air (ESD) | ESD<br>ESD       | ±15<br>±15  | kV<br>kV |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



#### ON Semiconductor®

www.onsemi.com

#### MARKING DIAGRAM



DSN3 CASE 152AW



T = Specific Device CodeM = Month Code

# PIN CONFIGURATION AND SCHEMATIC



#### **ORDERING INFORMATION**

| Device       | Package           | Shipping <sup>†</sup>   |
|--------------|-------------------|-------------------------|
| ESD5102FCT5G | DSN3<br>(Pb-Free) | 10,000 /<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

See Application Note AND8308/D for further description of survivability specs.

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.

### **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise specified)

| Parameter                        | Symbol         | Conditions                                                                                                                                      | Min | Тур | Max | Unit |
|----------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Reverse Working Voltage          | $V_{RWM}$      | I/O Pin to GND                                                                                                                                  |     |     | 3.3 | V    |
| Breakdown Voltage                | $V_{BR}$       | I <sub>T</sub> = 1 mA, I/O Pin to GND                                                                                                           | 4   | 5   | 6.5 | V    |
| Reverse Leakage Current          | I <sub>R</sub> | V <sub>RWM</sub> = 3.3 V, I/O Pin to GND                                                                                                        |     |     | 1   | μΑ   |
| Clamping Voltage<br>TLP (Note 1) | V <sub>C</sub> | $I_{PP} = 8 \text{ A}$ $\begin{cases} IEC 61000-4-2 \text{ Level 2 equivalent} \\ (\pm 4 \text{ kV Contact}, \pm 4 \text{ kV Air}) \end{cases}$ |     | 5.4 |     | V    |
|                                  |                | IPP = 16 A JEC 61000-4-2 Level 2 equivalent (±8 kV Contact, ±15 kV Air)                                                                         |     | 6.5 |     |      |
| Junction Capacitance             | CJ             | V <sub>R</sub> = 0 V, f = 1 MHz                                                                                                                 |     |     | 5   | pF   |

<sup>1.</sup> ANSI/ESD STM5.5.1 – Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions:  $Z_0 = 50 \ \Omega$ ,  $t_p = 100 \ ns$ ,  $t_r = 4 \ ns$ , averaging window;  $t_1 = 30 \ ns$  to  $t_2 = 60 \ ns$ .

#### **TYPICAL CHARACTERISTICS**



2 0 -2 -6 -8 -10 1.E+07 1.E+08 1.E+09 FREQUENCY (Hz)

Figure 1. CV Characteristics

Figure 2. S21 Insertion Loss





Figure 3. Capacitance over Frequency

Figure 4. Positive TLP I-V Curve



Figure 5. Negative TLP I-V Curve

#### IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 6. IEC61000-4-2 Spec

#### Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 7. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 8 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 7. Simplified Schematic of a Typical TLP System



Figure 8. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

#### PACKAGE DIMENSIONS

**DSN3**, **0.73x0.25**, **0.27P**CASE 152AW

ISSUE O



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER
- ASME Y14.5M, 1994.

  CONTROLLING DIMENSION: MILLIMETERS.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 0.13        | 0.23 |  |
| A1  |             | 0.03 |  |
| b   | 0.11        | 0.17 |  |
| D   | 0.73 BSC    |      |  |
| Е   | 0.25 BSC    |      |  |
| е   | 0.27 BSC    |      |  |
| L   | 0.18        | 0.24 |  |

# RECOMMENDED SOLDER FOOTPRINT\*



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or m

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative