## Features

- This Circuit is Processed in Accordance to MIL-STD883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1.
- Gain, DC . . . . . . . . . . . . . . . . . . . . . . . $2 \times 10^{6}$ V/V (Typ)
- Acquisition Time . . . . . . . . . . . . . . . $1.0 \mu \mathrm{~s}$ (0.01\%) (Typ)
- Droop Rate . . . . . . . . . . . . . . . . 0.08 $\mu \mathrm{V} / \mu \mathrm{s}$ (+25 $\left.{ }^{\circ} \mathrm{C}\right)$ (Typ) $17 \mu \mathrm{~V} / \mu \mathrm{s}$ (Full Temperature) (Typ)
- Aperture Time $\qquad$
- Hold Step Error $\qquad$
- Internal Hold Capacitor
- Fully Differential Input
- TTL Compatible


## Applications

- High Bandwidth Precision Data Acquisition Systems
- Inertial Navigation and Guidance Systems
- Ultrasonics
- SONAR / RADAR
- Digital to Analog Converter Deglitcher


## Description

The HA-5320/883 was designed for use in precision, high speed data acquisition systems.

The circuit consists of an input transconductance amplifier capable of providing large amounts of charging current, a low leakage analog switch, and an output integrating amplifier. The analog switch sees virtual ground as its load; therefore, charge injection on the hold capacitor is constant over the entire input/ output voltage range. The pedestal voltage resulting from this charge injection can be adjusted to zero by use of the offset adjust inputs. The device includes a hold capacitor. However, if improved droop rate is required at the expense of acquisition time, additional hold capacitance may be added externally.

This monolithic device is manufactured using the Intersil Dielectric Isolation Process, minimizing stray capacitance and eliminating SCR's. This allows higher speed and latch-free operation. For further information, please see Application Note AN538.


## Ordering Information

| PART NUMBER | TEMPERATURE <br> RANGE | PACKAGE |
| :--- | :---: | :--- |
| HA1-5320/883 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14 Lead CerDIP |

## Functional Diagram



| Absolute Maximum Ratings |  |
| :---: | :---: |
| Voltage Between V+ and V-Terminals | 40 V |
| Differential Input Voltage | 24 V |
| Digital Input Voltage (S/H Pin) | +8V, -15V |
| Output Current, Continuous (Note 1) | $\pm 20 \mathrm{~mA}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature. | $+175^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering 10s). | $+300^{\circ} \mathrm{C}$ |
| ESD Classification | <2000V |

Absolute Maximum Ratings
Volage Between $V+$ and $V$ Termals ............................ 40 V
Digital Input Voltage (S/H Pin) . . . . . . . . . . . . . . . . . . . . . . +8 V , -15V
Output Current, Continuous (Note 1) . . . . . . . . . . . . . . . . . . . . $\pm 20 \mathrm{~mA}$
Storage Temperature Range . . . . . . . . . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering 10s). . . . . . . . . . . . . . . . . . . . $+300^{\circ} \mathrm{C}$
ESD Classification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $<2000 \mathrm{~V}$

## Thermal Information



Package Power Dissipation at $+75^{\circ} \mathrm{C}$
CerDip Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.5W
Package Power Dissipation Derating Factor Above $+75^{\circ} \mathrm{C}$
CerDip Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15mW/º ${ }^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

## Operating Conditions

Operating Temperature Range.
$-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$
Operating Supply Voltage ( $\pm \mathrm{V}_{\mathrm{S}}$ ) . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 15 \mathrm{~V}$
Analog Input Voltage
$\pm 10 \mathrm{~V}$

Logic Level Low ( $\mathrm{V}_{\mathrm{IL}}$ )
. 0 V to 0.8 V
Logic Level High ( $\mathrm{V}_{\mathrm{IH}}$ ) . . . . . . . . . . . . . . . . . . . . . . . . . . 2.0V to 5.0 V

TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS
Device Tested at: $\mathrm{V}_{+}=+15 \mathrm{~V} ; \mathrm{V}-=-15 \mathrm{~V} ; \mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ (Sample); $\mathrm{V}_{\mathrm{IH}}=2.0 \mathrm{~V}$ (Hold); $\mathrm{C}_{\mathrm{H}}=$ Internal $=100 \mathrm{pF} ;$ Signal $\mathrm{GND}=$ Supply GND , Unless Otherwise Specified

| PARAMETERS | SYMBOL | CONDITIONS | GROUP A SUBGROUP | TEMPERATURE | LIMITS |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | MIN | MAX |  |
| Input Offset Voltage | $\mathrm{V}_{10}$ |  | 1 | $+25^{\circ} \mathrm{C}$ | -1 | +1 | mV |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | -2 | +2 | mV |
| Input Bias Current | $+_{B}$ |  | 1 | $+25^{\circ} \mathrm{C}$ | -200 | +200 | nA |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | -200 | +200 | nA |
|  | ${ }^{-1}{ }_{B}$ |  | 1 | $+25^{\circ} \mathrm{C}$ | -200 | +200 | nA |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | -200 | +200 | nA |
| Input Offset Current | $\mathrm{I}_{10}$ |  | 1 | $+25^{\circ} \mathrm{C}$ | -100 | +100 | nA |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | -100 | +100 | nA |
| Open Loop Voltage Gain | +Avs | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=+10 \mathrm{~V}$ | 1 | $+25^{\circ} \mathrm{C}$ | 120 | - | dB |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 110 | - | dB |
|  | - AVS | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=-10 \mathrm{~V}$ | 1 | $+25^{\circ} \mathrm{C}$ | 120 | - | dB |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 110 | - | dB |
| Common Mode Rejection Ratio | +CMRR | $\begin{aligned} & \mathrm{V}_{+}=10 \mathrm{~V}, \mathrm{~V}-=-20 \mathrm{~V}, \\ & \mathrm{~V}_{\text {OUT }}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S} / \mathrm{H}}=-4.2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{GND}}=-5 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | 80 | - | dB |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 80 | - | dB |
|  | -CMRR | $\begin{aligned} & \mathrm{V}_{+}=20 \mathrm{~V}, \mathrm{~V}-=-10 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{OUT}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S} / \mathrm{H}}=5.8 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{GND}}=+5 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | 80 | - | dB |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 80 | - | dB |
| Output Current | $+{ }_{0}$ | $\mathrm{V}_{\text {OUT }}=+10 \mathrm{~V}$ | 1 | $+25^{\circ} \mathrm{C}$ | 10 | - | mA |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 10 | - | mA |
|  | ${ }^{-1}$ | $\mathrm{V}_{\text {OUT }}=-10 \mathrm{~V}$ | 1 | $+25^{\circ} \mathrm{C}$ | -10 | - | mA |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | -10 | - | mA |

TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued)
Device Tested at: $\mathrm{V}+=+15 \mathrm{~V} ; \mathrm{V}-=-15 \mathrm{~V} ; \mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ (Sample); $\mathrm{V}_{\mathrm{IH}}=2.0 \mathrm{~V}$ (Hold); $\mathrm{C}_{\mathrm{H}}=$ Internal $=100 \mathrm{pF} ;$ Signal GND $=$ Supply GND, Unless Otherwise Specified


NOTE:

1. Internal power dissipation may limit output current below 20 mA .

## TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS

Table 2 Intentionally Left Blank. See AC Specifications in Table 3.

HA-5320/883

TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS

| PARAMETER | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | LIMITS |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | MIN | MAX |  |
| Hold Mode Feedthrough | $\mathrm{V}_{\text {HMF }}$ | $\mathrm{V}_{\text {IN }}=10 \mathrm{~V}_{\text {P-P }}, 100 \mathrm{kHz}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 3 | mV |
| Hold Step Error | $\mathrm{V}_{\text {ERROR }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=3.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \\ & \mathrm{~T}_{\text {RISE }}\left(\mathrm{V}_{\mathrm{IL}} \text { to } \mathrm{V}_{\mathrm{IH}}\right)=10 \mathrm{~ns} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | -11 | 11 | mV |
| Sample Mode Noise Voltage | $\mathrm{E}_{\text {N(SAM- }}$ PLE) | $\begin{aligned} & \mathrm{DC} \text { to } 10 \mathrm{MHz}, \mathrm{~V}_{\mathrm{S} / \mathrm{H}}=0 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{LOAD}}=2 \mathrm{k} \Omega \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 200 | $\mu \mathrm{V} \mathrm{VMS}$ |
| Hold Mode Noise Voltage | $\mathrm{E}_{\mathrm{N}(\mathrm{HOLD})}$ | $\begin{aligned} & \mathrm{DC} \text { to } 10 \mathrm{MHz}, \mathrm{~V}_{\mathrm{S} / \mathrm{H}}=5 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{LOAD}}=2 \mathrm{k} \Omega \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 200 | $\mu \mathrm{V} \mathrm{VMS}$ |
| Input Capacitance | $\mathrm{C}_{\text {IN }}$ | $\mathrm{V}_{\mathrm{S} / \mathrm{H}}=0 \mathrm{~V}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 5 | pF |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | $\mathrm{V}_{\mathrm{S} / \mathrm{H}}=0 \mathrm{~V}$, Delta $\mathrm{V}_{\mathrm{IN}}=20 \mathrm{~V}$ | 1 | $+25^{\circ} \mathrm{C}$ | 1 | - | $\mathrm{M} \Omega$ |
| Slew Rate | +SR | $\begin{aligned} & C_{L}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \\ & V_{\text {OUT }}=-5 \mathrm{~V} \text { to }+5 \mathrm{~V} \text { Step } \\ & 10 \%, 90 \% \text { pts } \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | 30 | - | V/ $/ \mathrm{s}$ |
|  | -SR | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\text {OUT }}=+5 \mathrm{~V} \text { to }-5 \mathrm{~V} \text { Step } \\ & 10 \%, 90 \% \text { pts } \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | 30 | - | V/us |
| Rise and Fall Times | $\mathrm{T}_{\mathrm{R}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \text { to }+200 \mathrm{mV} \text { Step } \\ & 10 \%, 90 \% \text { pts } \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 150 | ns |
|  | $\mathrm{T}_{\mathrm{F}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \text { to }-200 \mathrm{mV} \text { Step } \\ & 10 \%, 90 \% \text { pts } \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 150 | ns |
| Overshoot | +OS | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \text { to }+200 \mathrm{mV} \text { Step } \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 25 | \% |
|  | -OS | $\begin{aligned} & C_{L}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \text { to }-200 \mathrm{mV} \text { Step } \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 25 | \% |
| 0.1\% Acquisition Time | $\mathrm{T}_{\text {ACQ }} 0.1 \%$ | $\begin{aligned} & C_{L}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \text { to } 10 \mathrm{~V} \text { Step } \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 1.2 | $\mu \mathrm{S}$ |

NOTE:

1. The parameters listed in this table are controlled via design or process parameters and are not directly tested. These parameters are characterized upon initial design release and upon design changes which would affect these characteristics.

TABLE 4. ELECTRICAL TEST REQUIREMENTS

| MIL-STD-883 TEST REQUIREMENTS | SUBGROUPS (SEE TABLE 1) |
| :--- | :---: |
| Interim Electrical Parameters (Pre Burn-In) | - |
| Final Electrical Test Parameters | 1(Note 1), 2, 3 |
| Group A Test Requirements | $1,2,3$ |
| Groups C and D Endpoints | 1 |

NOTE:

1. PDA applies to Subgroup 1 only. No other subgroups are included in PDA.

## Die Characteristics

DIE DIMENSIONS:
$92 \times 152 \times 19 \pm 1$ mils
METALLIZATION:
Type: Al, 1\% Cu
Thickness: $16 k \AA \AA \pm 2 k \AA$

## GLASSIVATION:

Type: Nitride $\left(\mathrm{Si}_{3} \mathrm{~N}_{4}\right)$ over Silox ( $\mathrm{SiO}_{2}, 5 \%$ Phos)
Silox Thickness: $12 k \AA+2 k \AA$
Nitride Thickness: $3.5 \mathrm{k} \AA \pm 1.5 \mathrm{k} \AA$
WORST CASE CURRENT DENSITY:
$1.742 \times 10^{5} \mathrm{~A} / \mathrm{cm}^{2}$
TRANSISTOR COUNT: 184
SUBSTRATE POTENTIAL: V-

## Metallization Mask Layout



## Burn-In Circuits

## HA-5320/883 DIP BURN-IN/LIFE TEST CIRCUIT



NOTES:

1. $R_{1}=100 \mathrm{k} \Omega, 5 \%$, (per socket).
2. $\mathrm{C}_{1}, \mathrm{C}_{2}=0.01 \mu \mathrm{~F}$ minimum per socket or $0.1 \mu \mathrm{~F}$ minimum per row.
3. $D_{1}, D_{2}=1 \mathrm{~N} 4002$ or equivalent (per board).
4. $+\mathrm{V}=+15.5 \mathrm{~V} \pm 0.5 \mathrm{~V},-\mathrm{V}=-15.5 \mathrm{~V} \pm 0.5 \mathrm{~V}$.

## Packaging

|  | $\begin{aligned} & \text { F14.3 M } \\ & 14 \text { LEAD } \end{aligned}$ | $\begin{aligned} & \text { TD-18 } \\ & \text { L-IN-L } \end{aligned}$ | $\begin{aligned} & \text { DIP1-T1 } \\ & \text { FRIT-SE } \end{aligned}$ | $\begin{aligned} & \mathrm{D}-1, \mathrm{C} \\ & \text { CERA } \end{aligned}$ | $\begin{aligned} & \text { GURA } \\ & \text { PACK } \end{aligned}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 凸- BASE (c) |  |  |  | MILL | TERS |  |
| TE METAL | SYMBOL | MIN | MAX | MIN | MAX | NOTES |
|  | A | - | 0.200 | - | 5.08 | - |
|  | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 |
| (b) | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 |
|  | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - |
| - $\longrightarrow 1$ | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 |
| BASE $\square$ | C | 0.008 | 0.018 | 0.20 | 0.46 | 2 |
|  | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 |
|  | D | - | 0.785 | - | 19.94 | 5 |
|  | E | 0.220 | 0.310 | 5.59 | 7.87 | 5 |
|  | e | 0.10 | SC |  | SC | - |
| $b \rightarrow 1<e \quad e \quad e \quad \mathrm{eA} / 2 \quad c \rightarrow$ | eA | 0.30 | SC |  | BSC | - |
|  | eA/2 | 0.15 | SC |  | SSC | - |
|  | L | 0.125 | 0.200 | 3.18 | 5.08 | - |
|  | Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 |
|  | S1 | 0.005 | - | 0.13 | - | 7 |
| 1. Index area: A notch or a pin one identification mark shall be locat- | S2 | 0.005 | - | 0.13 | - | - |
| The manufacturer's identification shall not be used | $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ | - |
| as a pin one identification mark. | aaa | - | 0.015 | - | 0.38 | - |
| 2. The maximum limits of lead dimensions $b$ and $c$ or $M$ shall be | bbb | - | 0.030 | - | 0.76 | - |
| measured at the centroid of the finished lead surfaces, when | CCC | - | 0.010 | - | 0.25 | - |
| solder dip or tin plate lead finish is applied. | M | - | 0.0015 | - | 0.038 | 2 |
| 3. Dimensions b1 and c1 apply to lead base metal only. Dimension | N |  |  |  |  | 8 |

4. Corner leads ( $1, N, N / 2$, and $N / 2+1$ ) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b1.
5. This dimension allows for off-center lid, meniscus, and glass overrun.
6. Dimension $Q$ shall be measured from the seating plane to the base plane.
7. Measure dimension S 1 at all four corners.
8. $N$ is the maximum number of terminal positions.
9. Dimensioning and tolerancing per ANSI Y14.5M - 1982.
10. Controlling Dimension: Inch.
11. Materials: Compliant to MIL-I-38535.

# DESIGN INFORMATION 

## High Speed Precision Sample and Hold Amplifier

The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied.

## Applying the HA-5320

The HA-5320 has the uncommitted differential inputs of an op amp, allowing the Sample and Hold function to be combined with many conventional op amp circuits. See the Intersil Application Note 517 for a collection of circuit ideas.

## Layout

A printed circuit board with ground plane is recommended for best performance. Bypass capacitors ( 0.01 to $0.1 \mu \mathrm{~F}$, ceramic) should be provided from each power supply terminal to the Supply Ground terminal on pin 13.

The ideal ground connections are pin 6 (SIG. Ground) directly to the system Signal Ground, and pin 13 (Supply Ground) directly to the system Supply Common.

## Hold Capacitor

The HA-5320 includes a 100pF MOS hold capacitor, sufficient for most high speed applications (the Electrical Specifications section is based on this internal capacitor). Additional capacitance may be added between pins 7 and 11. This external hold capacitance will reduce droop rate at the expense of acquisition time, and provide other trade-offs as shown in the Performance Curves.

If an external hold capacitor $\mathrm{C}_{\mathrm{EXT}}$ is used, then a noise band- width capacitor of value $0.1 \mathrm{C}_{\text {EXT }}$ should be connected from pin 8 to ground. Exact value and type are not critical.

The hold capacitor $\mathrm{C}_{\text {EXT }}$ should have high insulation resistance and low dielectric absorption, to minimize droop
errors. Polystyrene dielectric is a good choice for operating temperatures up to $+85^{\circ} \mathrm{C}$. Teflon® and glass dielectrics offer good performance to $+125^{\circ} \mathrm{C}$ and above.
The hold capacitor terminal (pin 11) remains at virtual ground potential. Any PC connection to this terminal should be kept short and "guarded" by the ground plane, since nearby signal lines or power supply voltages will introduce errors due to drift current.
${ }^{\circledR}$ Teflon is a registered Trademark of Dupont Corporation.

## Applications

Figure 1 shows the HA-5320 connected as a unity gain noninverting amplifier - its most widely used configuration. As an input device for a fast successive - approximation A/D converter, it offers very high throughput rate for a monolithic IC sample/hold amplifier. Also, the hold step error is adjustable to zero using the Offset Adjust potentiometer, to deliver a 12-bit accurate output from the converter.

The application may call for an external hold capacitor CEXT as shown. As mentioned earlier, $0.1 \mathrm{C}_{\mathrm{EXT}}$ is then recommended at pin 8 to reduce output noise in the Hold mode.

The HA-5320 output circuit does not include short circuit protection, and consequently its output impedance remains low at high frequencies. Thus, the step changes in load current which occur during an A/D conversion are absorbed at the S/ H output with minimum voltage error. A momentary short circuit to ground is permissible, but the output is not designed to tolerate a short of indefinite duration.


FIGURE 1. TYPICAL HA-5320/883 CONNECTIONS; NONINVERTING UNITY GAIN MODE

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied.

## Test Circuits

CHARGE TRANSFER AND DRIFT CURRENT


CHARGE TRANSFER TEST

1. Observe the "hold step" voltage $\mathrm{V}_{\mathrm{p}}$ :

2. Compute charge transfer: $\mathrm{Q}=\mathrm{V}_{\mathrm{p}} \mathrm{C}_{\mathrm{H}}$

DRIFT CURRENT TEST

1. Observe the voltage "droop", $\Delta \mathrm{V}_{\mathrm{O}} / \Delta \mathrm{T}$ :

2. Measure the slope of the output during hold, $\Delta \mathrm{V}_{\mathrm{O}} / \Delta \mathrm{T}$, and compute drift current: $\mathrm{I}_{\mathrm{D}}=\mathrm{C}_{\mathrm{H}} \Delta \mathrm{V}_{\mathrm{O}} / \Delta \mathrm{T}$.


Feedthrough in $\mathrm{dB}=20$ Log $\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {IN }}}$ where:
$\mathrm{V}_{\text {OUT }}=$ Volts $_{p-\mathrm{p}}$, Hold Mode,
$\mathrm{V}_{\mathrm{IN}}=$ Volts $_{\mathrm{p}-\mathrm{p}}$.

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied.

## Performance Curves $\mathrm{V}_{\text {SUPPLY }}= \pm 15 \mathrm{VDC}$



OPEN LOOP GAIN AND PHASE RESPONSE


TYPICAL SAMPLE-TO-HOLD OFFSET (HOLD STEP) ERROR

HOLD STEP vs. INPUT VOLTAGE


HOLD STEP vs. LOGIC ( $\mathrm{V}_{\mathrm{IH}}$ ) VOLTAGE


## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied.

## Glossary of Terms

## Acquisition Time

The time required following a "sample" command, for the output to reach its final value within $\pm 0.1 \%$ or $\pm 0.01 \%$. This is the minimum sample time required to obtain a given accuracy, and includes switch delay time, slewing time and settling time.

## Charge Transfer

The small charge transferred to the holding capacitor from the inter-electrode capacitance of the switch when the unit is switched to the HOLD mode. Charge transfer is directly proportional to sample-to-hold offset pedestal error, where:

$$
\text { Charge Transfer }(\mathrm{pC})=\mathrm{C}_{\mathrm{H}}(\mathrm{pF}) \times \text { Offset Error }(\mathrm{V})
$$

## Aperture Time

The time required for the sample-and-hold switch to open, independent of delays through the switch driver and input amplifier circuitry. The switch opening time is the interval between the conditions of $10 \%$ open and $90 \%$ open.

## Hold Step Error

Hold Step Error is the output error due to Charge Transfer (see above). It may be calculated from Charge Transfer, using the following relationship:


## See Performance Curves.

## Effective Aperture Delay Time (EADT)

The difference between propagation time from the analog input to S/H switch, and digital delay time between the Hold command and opening of the switch.

EADT may be positive, negative or zero. If zero, the $\overline{\mathrm{S}} / \mathrm{H}$ amplifier will output a voltage equal to $\mathrm{V}_{\text {IN }}$ at the instant the Hold command was received. For negative EADT, the output in Hold (exclusive of pedestal and droop errors) will correspond to a value of $\mathrm{V}_{\mathrm{IN}}$ that occurred before the Hold command.

## Aperture Uncertainty

The range of variation in Effective Aperture Delay Time. Aperture Uncertainty (also called Aperture Delay Uncertainty, Aperture Time Jitter, etc.) sets a limit on the accuracy with which a waveform can be reconstructed from sample data.

## Drift Current

The net leakage current from the hold capacitor during the hold mode. Drift current can be calculated from the droop rate using the formula:

$$
\mathrm{I}_{\mathrm{D}}(\mathrm{pA})=\mathrm{C}_{\mathrm{H}}(\mathrm{pF}) \mathrm{x} \frac{\Delta \mathrm{~V}}{\Delta \mathrm{~T}}(\mathrm{~V} / \mathrm{s})
$$

TYPICAL PERFORMANCE CHARACTERISTICS

| PARAMETER | CONDITIONS | TEMPERATURE | TYP | UNITS |
| :--- | :--- | :---: | :---: | :---: |
| Input Voltage Range |  | Full | $\pm 10$ | V |
| Offset Voltage Drift |  | Full | 5 | $\mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ |
| Gain Bandwidth Product $\left(\mathrm{C}_{\mathrm{H}}=100 \mathrm{pF}\right)$ | $\mathrm{Av}=+1, \mathrm{~V}_{\mathrm{O}}=200 \mathrm{mV} \mathrm{V}_{\mathrm{P}-\mathrm{P},}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{~K}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $+25^{\circ} \mathrm{C}$ | 2 | MHz |
| Gain Bandwidth Product $\left(\mathrm{C}_{\mathrm{H}}=1000 \mathrm{pF}\right)$ | $\mathrm{Av}=+1, \mathrm{~V}_{\mathrm{O}}=200 \mathrm{mV} \mathrm{P}_{\mathrm{P}-\mathrm{P},}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{~K}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $+25^{\circ} \mathrm{C}$ | 0.18 | MHz |
| Full Power Bandwidth | $\mathrm{V}_{\mathrm{O}}=20 \mathrm{~V}_{\mathrm{P}-\mathrm{p}}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{~K}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $+25^{\circ} \mathrm{C}$ | 600 | kHz |
| Output Resistance (Hold Mode) |  | $+25^{\circ} \mathrm{C}$ | 1.0 | $\Omega$ |
| $0.1 \%$ Acquisition Time | $\mathrm{V}_{\mathrm{O}}=10 \mathrm{~V} \mathrm{Step}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{~K}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $+25^{\circ} \mathrm{C}$ | 0.8 | $\mu \mathrm{~s}$ |
| $0.01 \%$ Acquisition Time | $\mathrm{V}_{\mathrm{O}}=10 \mathrm{~V}$ Step, $\mathrm{R}_{\mathrm{L}}=2 \mathrm{~K}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $+25^{\circ} \mathrm{C}$ | 1.0 | $\mu \mathrm{~s}$ |
| Effective Aperture Delay Time |  | $+25^{\circ} \mathrm{C}$ | -25 | ns |
| Aperture Uncertainty |  | $+25^{\circ} \mathrm{C}$ | 0.3 | ns |
| $0.01 \%$ Hold Mode Settling Time |  | $+25^{\circ} \mathrm{C}$ | 165 | ns |

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

[^0]For information regarding Intersil Corporation and its products, see web site http://www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

