# HCPL-1930, HCPL-1931, HCPL-193K, 5962-89572

Dual Channel Line Receiver Hermetically Sealed Optocoupler



# **Data Sheet**

# Description

The HCPL-193X devices are dual channel, hermetically sealed, high CMR, line receiver optocouplers. The products are capable of operation and storage over the full military temperature range and can be purchased as either a standard product or with full MIL-PRF-38534 Class Level H or K testing, or from the DLA Standard Microcircuit Drawing (SMD) 5962-89572. This sixteen pin DIP may be purchased with a variety of lead bend and plating options. See selection guide table for details. Standard Microcircuit Drawing (SMD) parts are available for each lead style.

## **Functional Diagram**



Truth Table (Positive Logic)

| INPUT | ENABLE | OUTPUT |
|-------|--------|--------|
| ON    | Н      | L      |
| OFF   | Н      | Н      |
| ON    | L      | Н      |
| OFF   | L      | Н      |

## Features

- Dual marked with device part number and DLA standard microcircuit drawing
- Manufactured and tested on a MIL-PRF-38534 certified line
- QML-38534, Class H and Class K
- Hermetically sealed 16-pin dual in-line package
- Performance guaranteed over full military temperature range: -55° C to +125° C
- High speed 10 Mb/s
- Accepts a broad range of drive conditions
- Adaptive line termination included
- Internal shield provides excellent common mode rejection
- External base lead allows "LED Peaking" and LED current adjustment
- 1500 Vdc withstand test voltage
- High radiation immunity
- HCPL-2602 function compatibility
- Reliability data available

#### **Applications**

- Military and space
- High reliability systems
- Isolated line receiver
- Simplex/multiplex data transmission
- Computer-peripheral interface
- Microprocessor system interface
- Harsh environmental environments
- Digital isolation for A/D, D/A conversion
- Current sensing
- Instrument input/output isolation
- Ground loop elimination
- Pulse transformer replacement

Note: The connection of a 0.1  $\mu F$  bypass capacitor between pins 15 and 10 is recommended.

**CAUTION:** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

All devices are manufactured and tested on a MIL-PRF-38534 certified line and are included in the DLA Qualified Manufacturers List QML-38534 for Hybrid Microcircuits.

Each unit contains two independent channels, consisting of a GaAsP light emitting diode, an input current regulator, and an integrated high gain photon detector. The input regulator serves as a line termination for line receiver applications. It clamps the line voltage and regulates the LED current so line reflections do not interfere with circuit performance. The regulator allows a typical LED current of 12.5 mA before it starts to shunt excess current. The output of the detector IC is an open collector Schottky clamped transistor. An enable input gates the detector. The internal detector shield provides a guaranteed common mode transient immunity specification of +1000V/µsec.

DC specifications are compatible with TTL logic and are guaranteed from  $-55^{\circ}$  C to  $+125^{\circ}$  C allowing trouble-free interfacing with digital logic circuits. An input current of 10 mA will sink a six gate fan-out (TTL) at the output with a typical propagation delay from input to output of only 45 nsec.

#### Selection Guide–Lead Configuration Options

| Avago | Part # | and | Options |
|-------|--------|-----|---------|
|-------|--------|-----|---------|

| Avago Part # and Options |             |
|--------------------------|-------------|
| Commercial               | HCPL-1930   |
| MIL-PRF-38534 Class H    | HCPL-1931   |
| MIL-PRF-38534 Class K    | HCPL-193K   |
| Standard Lead Finish     | Gold        |
| Solder Dipped*           | Option #200 |
| Butt Joint/Gold Plate    | Option #100 |
| Gull Wing/Soldered*      | Option #300 |
| Crew Cut/Gold Plate      | Option #600 |
| Class H SMD Part #       |             |
| Prescript for all below  | 5962-       |
| Gold Plate               | 8957201EC   |
| Solder Dipped*           | 8957201EA   |
| Butt Joint/Gold Plate    | 8957201YC   |
| Butt Joint/Soldered*     | 8957201YA   |
| Gull Wing/Soldered*      | 8957201XA   |
| Crew Cut/Gold Plate      | Available   |
| Crew Cut/Soldered*       | Available   |
| Class K SMD Part #       |             |
| Prescript for all below  | 5962-       |
| Gold Plate               | 8957202KEC  |
| Solder Dipped*           | 8957202KEA  |
| Butt Joint/Gold Plate    | 8957202KYC  |
| Butt Joint/Soldered*     | 8957202KYA  |
| Gull Wing/Soldered*      | 8957202KXA  |
| *Caldan and taken land   |             |

\*Solder contains lead.

# **Outline Drawings**

# 16 Pin DIP Through Hole, 2 Channels



Note: Dimensions in millimeters (inches).

# **Device Marking**



#### **Hermetic Optocoupler Options**



- 200 Lead finish is solder dipped rather than gold plated. This option is available on commercial and hi-rel product. DLA Drawing part numbers contain provisions for lead finish.
- 300 Surface mountable hermetic optocoupler with leads cut and bent for gull wing assembly. This option is available on commercial and hi-rel product. This option has solder dipped leads.



600 Surface mountable hermetic optocoupler with leads trimmed for butt joint assembly. This option is available on commercial and hi-rel product. Contact factory for the availability of this option on DLA part types.



Notes: Dimensions in millimeters (inches). Solder contains lead.

## **Absolute Maximum Ratings**

| Parameter                                         | Symbol          | Min. | Max.           | Units | Note |
|---------------------------------------------------|-----------------|------|----------------|-------|------|
| Storage Temperature                               | Ts              | -65  | +150           | °C    |      |
| Operating Temperature                             | T <sub>A</sub>  | -55  | +125           | °C    |      |
| Lead Solder Temperature                           |                 |      | 260 for 10 sec | °C    |      |
| Forward Input Current (each channel)              | l               |      | 60             | mA    | 2    |
| Reverse Input Current                             | I <sub>R</sub>  |      | 60             | mA    |      |
| Supply Voltage (1 minute max)                     | V <sub>CC</sub> |      | 7.0            | V     |      |
| Enable Input Voltage (each channel)               | V <sub>E</sub>  |      | 5.5*           | V     |      |
| Output Collector Current (each channel)           | lo              |      | 25             | mA    |      |
| Output Collector Power Dissipation (each channel) | Po              |      | 40             | mW    |      |
| Output Collector Voltage (each channel)           | Vo              |      | 7              | V     |      |
| Total Package Power Dissipation                   |                 |      | 564            | mW    |      |
| Input Power Dissipation (each channel)            |                 |      | 168            | mW    |      |

 $^{\ast}$  not to exceed V\_{CC} by more than 500 mV

# Schematic



A 0.1  $\mu F$  bypass capacitor must be connected between pins 10 and 15 (see note 1).

## **ESD Classification**

| (MIL-STD-883, Method 3015) (▲), Class 1 |
|-----------------------------------------|
|-----------------------------------------|

## **Recommended Operating Conditions**

| Parameter                                  | Symbol          | Min. | Max.            | Units     |
|--------------------------------------------|-----------------|------|-----------------|-----------|
| Input Current, Low Level                   | IIL             | 0    | 250             | μΑ        |
| Input Current, High Level*                 | I <sub>IH</sub> | 12.5 | 60              | mA        |
| Supply Voltage, Output                     | V <sub>CC</sub> | 4.5  | 5.5             | V         |
| High Level Enable Voltage                  | V <sub>EH</sub> | 2.0  | V <sub>CC</sub> | V         |
| Low Level Enable Voltage                   | V <sub>EL</sub> | 0    | 0.8             | V         |
| Fan Out (@ R <sub>L</sub> = 4 k $\Omega$ ) | Ν               |      | 5               | TTL Loads |
| Operating Temperature                      | T <sub>A</sub>  | -55  | 125             | °C        |

\*12.5 mA condition permits at least 20% guardband for optical coupling variation. Initial switching threshold is 10 mA or less.

# **Electrical Specifications**

|                                                           |                  |                                                                                                                                                                | Group A    | Limits |        |      |       |      |             |
|-----------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|--------|------|-------|------|-------------|
| Parameter                                                 | Symbol           | Test Conditions                                                                                                                                                | Sub-groups | Min.   | Typ.*  | Max. | Units | Fig. | Note        |
| High Level<br>Output Current                              | I <sub>OH</sub>  | $V_{CC} = 5.5 V, V_O = 5.5 V$<br>$I_I = 250 \mu A, V_E = 2.0 V$                                                                                                | 1, 2, 3    |        | 20     | 250  | μΑ    | 3    | 3           |
| Low Level<br>Output Voltage                               | V <sub>OL</sub>  | $V_{CC} = 5.5 \text{ V}; I_1 = 10 \text{ mA}$<br>$V_E = 2.0 \text{ V},$<br>$I_{OL}$ (Sinking) = 10 mA                                                          | 1, 2, 3    |        | 0.3    | 0.6  | V     | 1    | 3           |
| Input Voltage                                             | VI               | I <sub>I</sub> = 10 mA                                                                                                                                         | 1, 2, 3    |        | 2.2    | 2.6  | V     | 2    | 3           |
|                                                           |                  | l <sub>l</sub> = 60 mA                                                                                                                                         |            |        | 2.35   | 2.75 |       |      |             |
| Input Reverse<br>Voltage                                  | VR               | I <sub>R</sub> = 10 mA                                                                                                                                         | 1, 2, 3    |        | 0.8    | 1.10 | V     |      | 3           |
| Low Level<br>Enable Current                               | I <sub>EL</sub>  | $V_{CC} = 5.5 V, V_E = 0.5 V$                                                                                                                                  | 1, 2, 3    |        | -1.45  | -2.0 | mA    |      | 3           |
| High Level<br>Enable Current                              | I <sub>EH</sub>  | $V_{CC} = 5.5 \text{ V}, \text{ V}_{\text{E}} = 1.7 \text{ V}$                                                                                                 | 1, 2, 3    |        |        | -1.5 | mA    |      | 3           |
| High Level<br>Enable Voltage                              | V <sub>EH</sub>  |                                                                                                                                                                | 1, 2, 3    | 2.0    |        |      | V     |      | 3, 12       |
| Low Level<br>Enable Voltage                               | V <sub>EL</sub>  |                                                                                                                                                                | 1, 2, 3    |        |        | 0.8  | V     |      | 3           |
| High Level<br>Supply Current                              | I <sub>CCH</sub> | $V_{CC} = 5.5 \text{ V}; I_I = 0,$<br>$V_E = 0.5 \text{ V both}$<br>channels                                                                                   | 1, 2, 3    |        | 21     | 28   | mA    |      |             |
| Low Level<br>Supply Current                               | I <sub>CCL</sub> | $V_{CC} = 5.5 \text{ V}; I_I = 60 \text{ mA},$<br>$V_E = 0.5 \text{ V}$ both channels                                                                          | 1, 2, 3    |        | 27     | 36   | mA    |      |             |
| Input-Output<br>Insulation Leakage<br>Current             | I <sub>I-O</sub> | Relative Humidity<br>$\leq 65\% t = 5 s$ ,<br>V <sub>I-O</sub> = 1500 Vdc                                                                                      | 1          |        |        | 1    | μΑ    |      | 4           |
| Propagation                                               | t <sub>PLH</sub> | $R_L = 510 \Omega; C_L = 50 pF,$                                                                                                                               | 9          |        | 55     | 100  | ns    | 4, 5 | 3, 5        |
| Delay Time to<br>High Output Level                        |                  | $I_{I} = 13 \text{ mA}, V_{CC} = 5.0 \text{ V}$                                                                                                                | 10, 11     |        |        | 140  |       |      |             |
| Propagation                                               | t <sub>PHL</sub> | $R_L = 510 \ \Omega; C_L = 50 \ pF,$                                                                                                                           | 9          |        | 60     | 100  | ns    | 4, 5 | 3, 6        |
| Delay Time to<br>Low Output Level                         |                  | $I_{I} = 13 \text{ mA}, V_{CC} = 5.0 \text{ V}$                                                                                                                | 10, 11     |        |        | 120  |       |      |             |
| Common Mode<br>Transient Immunity<br>at High Output Level | CM <sub>H</sub>  | $\label{eq:V_CM} \begin{split} V_{CM} &= 50 \ V \ (peak), \\ V_O \ (min.) &= 2 \ V, \\ R_L &= 510 \ \Omega; \ I_l &= 0 \ mA, \\ V_{CC} &= 5.0 \ V \end{split}$ | 9, 10, 11  | 1000   | 10,000 |      | V/µs  | 8, 9 | 3, 9,<br>14 |
| Common Mode<br>Transient Immunity<br>at Low Output Level  | CML              | $\label{eq:VCM} \begin{array}{l} V_{CM} = 50 \ V \ (peak), \\ V_O \ (max.) = 0.8 \ V, \\ R_L = 510 \ \Omega; \ I_I = 10 \ mA, \\ V_{CC} = 5.0 \ V \end{array}$ | 9, 10, 11  | 1000   | 10,000 |      | V/µs  | 8, 9 | 3, 10, 14   |

\*All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ} C$ .

## **Typical Specifications**

 $T_A = 25^{\circ} C, V_{CC} = 5 V$ 

| Parameter                                                                   | Symbol           | Тур.             | Units | Test Conditions                                                                                                           | Fig. | Note  |
|-----------------------------------------------------------------------------|------------------|------------------|-------|---------------------------------------------------------------------------------------------------------------------------|------|-------|
| Resistance (Input-Output)                                                   | R <sub>I-O</sub> | 10 <sup>12</sup> | Ω     | $V_{I-O} = 500 V dc$                                                                                                      |      | 3, 13 |
| Capacitance (Input-Output)                                                  | C <sub>I-O</sub> | 1.7              | pF    | f = 1 MHz                                                                                                                 |      | 3, 13 |
| Input-Input Insulation<br>Leakage Current                                   | I <sub>I-1</sub> | 0.5              | nA    | $\leq$ 65% Relative Humidity,<br>V <sub>I-I</sub> = 500 Vdc, t = 5 s                                                      |      | 11    |
| Resistance (Input-Input)                                                    | R <sub>I-I</sub> | 1012             | Ω     | $V_{I-I} = 500 \text{ Vdc}$                                                                                               |      | 11    |
| Capacitance (Input-Input)                                                   | CI-I             | 0.55             | pF    | f = 1 MHz                                                                                                                 |      | 11    |
| Propagation Delay Time of<br>Enable from V <sub>EH</sub> to V <sub>EL</sub> | t <sub>ELH</sub> | 35               | ns    | $\begin{split} R_L &= 510 \; \Omega,  C_L = 15 \; pF, \\ I_I &= 13 \; mA,  V_{EH} = 3 \; V,  V_{EL} = 0 \; V \end{split}$ | 6, 7 | 3, 7  |
| Propagation Delay Time of<br>Enable from V <sub>EL</sub> to V <sub>EH</sub> | t <sub>EHL</sub> | 35               | ns    |                                                                                                                           | 6, 7 | 3, 8  |
| Output Rise Time (10-90%)                                                   | tr               | 30               | ns    | $R_L = 510 \ \Omega, C_L = 15 \ pF,$                                                                                      |      | 3     |
| Output Fall Time (90-10%)                                                   | t <sub>f</sub>   | 24               | ns    | l <sub>l</sub> = 13 mA                                                                                                    |      | 3     |
| Input Capacitance                                                           | CI               | 60               | pF    | f = 1 MHz, V <sub>I</sub> = 0,<br>PINS 1 to 2 or 5 to 6                                                                   |      | 3     |

Notes:

 Bypassing of the power supply line is required, with a 0.1 μF ceramic disc capacitor adjacent to each isolator. The power supply bus for the isolators should be separate from the bus for any active loads, otherwise additional bypass capacitance may be needed to suppress regenerative feedback via the power supply.

- 2. Derate linearly at 1.2 mA/°C above  $T_A = 100^{\circ}$  C.
- 3. Each channel.

4. Device considered a two terminal device: pins 1 through 8 are shorted together, and pins 9 through 16 are shorted together.

- 5. The t<sub>PLH</sub> propagation delay is measured form the 6.5 mA point on the trailing edge of the input pulse to the 1.5 V point on the trailing edge of the output pulse.
- The t<sub>PHL</sub> propagation delay is measured from the 6.5 mA point on the leading edge of the input pulse to the 1.5 V point on the leading edge of the output pulse.
- 7. The t<sub>ELH</sub> enable propagation delay is measured from the 1.5 V point on the trailing edge of the enable input pulse to the 1.5 V point on the trailing edge of the output pulse.
- 8. The t<sub>EHL</sub> enable propagation delay is measured from the 1.5 V point on the leading edge of the enable input pulse to the 1.5 V point on the leading edge of the output pulse.
- 9.  $CM_H$  is the maximum tolerable rate of rise of the common mode voltage to assure that the output will remain in a high logic state, i.e.  $V_{OUT} > 2.0 V$ .

10.  $CM_L$  is the maximum tolerable rate of fall of the common mode voltage to assure that the output will remain in a low logic state, i.e.  $V_{OUT} < 0.8 V$ .

11. Measured between adjacent input leads shorted together, i.e. between 1, 2 and 4 shorted together and pins 5, 6 and 8 shorted together.

12. No external pull up is required for a high logic state on the enable input.

13. Measured between pins 1 and 2 or 5 and 6 shorted together, and pins 10 through 15 shorted together.

- 14. Parameters shall be tested as part of device initial characterization and after process changes. Parameters shall be guaranteed to the limits specified for all lots not specifically tested.
- 15. Standard parts receive 100% testing at 25° C (Subgroups 1 and 9). Hi-Rel and SMD parts receive 100% testing at 25, 125, and -55° C (Subgroups 1 and 9, 2 and 10, 3 and 11, respectively).



Figure 1. Input-Output Characteristics.



Figure 2. Input Characteristics.



Figure 3. High Level Output Current vs. Temperature.





Figure 4. Propagation Delay vs. Temperature.



Figure 5. Enable Propagation Delay vs. Temperature.



Figure 6. Test Circuit for t<sub>PHL</sub> and t<sub>PLH</sub>.



Figure 7. Test Circuit for t<sub>EHL</sub> and t<sub>ELH</sub>.



Figure 8. Typical Common Mode Transient Immunity.





Figure 9. Test Circuit for Common Mode Transient Immunity and Typical Waveforms.



Figure 10. Burn In Circuit.

# **Application Circuits\***



PROPAGATION DELAY TIMES SHOWN EXCLUDE DRIVER AND LINE DELAYS.

#### Figure A1. Polarity Non-Reversing.

l

t<sub>PHL</sub>



PROPAGATION DELAY TIMES SHOWN EXCLUDE DRIVER AND LINE DELAYS USING 1/3 74LSO4 INVERTERS AND 74LS00 QUAD NAND

Figure A2. Polarity Reversing, Split Phase.



NAND flip flop tolerates simultaneously HIGH inputs; NOR flip flop tolerates simultaneously LOW inputs; EXCLUSIVE-OR flip flop tolerates simultaneously HIGH OR LOW inputs without causion either of the

\*FOR A DESCRIPTION OF THESE CIRCUITS SEE HCPL-2602 DATA SHEET.

Figure A3. Flop-Flop Configurations.

## MIL-PRF-38534 Class H, Class K, and DLA SMD Test Program

Avago Technologies' Hi-Rel Optocouplers are in compliance with MIL-PRF-38534 Class H and K. Class H and Class K devices are also in compliance with DLA drawing 5962-89572.

Testing consists of 100% screening and quality conformance inspection to MIL-PRF-38534.

For product information and a complete list of distributors, please go to our web site: www.avagotech.com

Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies in the United States and other countries. Data subject to change. Copyright © 2005-2012 Avago Technologies. All rights reserved. Obsoletes 5968-9401E AV02-3843EN - October 17, 2012

