

# **HD74LV166A**

R04DS0002EJ0400 (Previous: REJ03D0321-0300) Rev.4.00

Aug 16, 2010

## Parallel-Load 8-bit Shift Register

#### **Description**

The HD74LV166A is 8-bit shift register with an output from the last stage. Data may be loaded into the register either in parallel or in serial form. When the Shift/Load input is low, the data is loaded asynchronously in parallel. When the Shift/Load input is high, the data is loaded serially on the rising edge of either clock inhibit or Clock. Clear is asynchronous and active-low.

The 2-input NOR clock may be used either by combining two independent clock sources or by designating one of the clock inputs to act as a clock inhibit.

Low-voltage and high-speed operation is suitable for the battery-powered products (e.g., notebook computers), and the low-power consumption extends the battery life.

#### **Features**

- $V_{CC} = 2.0 \text{ V to } 5.5 \text{ V operation}$
- All inputs  $V_{IH}$  (Max.) = 5.5 V (@ $V_{CC}$  = 0 V to 5.5 V)
- All outputs  $V_O$  (Max.) = 5.5 V (@ $V_{CC}$  = 0 V)
- Typical  $V_{OL}$  ground bounce < 0.8 V (@ $V_{CC}$  = 3.3 V, Ta = 25°C)
- Typical  $V_{OH}$  undershoot > 2.3 V (@ $V_{CC}$  = 3.3 V, Ta = 25°C)
- Output current  $\pm 6 \text{ mA}$  (@V<sub>CC</sub> = 3.0 V to 3.6 V),  $\pm 12 \text{ mA}$  (@V<sub>CC</sub> = 4.5 V to 5.5 V)
- Ordering Information

| Part Name      | Package Type      | Package Code                | Package      | Taping Abbreviation  |
|----------------|-------------------|-----------------------------|--------------|----------------------|
|                |                   | (Previous Code)             | Abbreviation | (Quantity)           |
| HD74LV166AFPEL | SOP-16 pin(JEITA) | PRSP0016DH-B<br>(FP-16DAV)  | FP           | EL (2,000 pcs/reel)  |
| HD74LV166ATELL | TSSOP-16 pin      | PTSP0016JB-A<br>(TTP-16DAV) | Т            | ELL (2,000 pcs/reel) |

Note: Please consult the sales office for the above package availability.

#### **Function Table**

|     |       | Inp     | Internal | outputs | Output |          |          |                 |
|-----|-------|---------|----------|---------|--------|----------|----------|-----------------|
| CLR | SH/LD | CLK INH | CLK      | SER     | A H    | QA       | QB       | QH              |
| L   | Х     | Х       | Χ        | Х       | Х      | L        | L        | L               |
| Н   | Х     | L       | L        | Х       | Х      | $Q_{A0}$ | $Q_{B0}$ | Q <sub>H0</sub> |
| Н   | L     | L       | <b>↑</b> | Х       | a h    | а        | b        | h               |
| Н   | Н     | L       | <b>↑</b> | Н       | Х      | Н        | $Q_{An}$ | $Q_{Gn}$        |
| Н   | Н     | L       | <b>↑</b> | L       | Х      | L        | $Q_{An}$ | $Q_{Gn}$        |
| Н   | Χ     | Н       | <b>↑</b> | Х       | Х      | $Q_{A0}$ | $Q_{B0}$ | Q <sub>H0</sub> |

Note: H: High level

L: Low level

1: Low to high transition

X: Immaterial

a ... h: Parallel data

Q<sub>A0</sub> ... Q<sub>H0</sub>: Outputs remain unchanged.

Q<sub>An</sub> ... Q<sub>Gn</sub>: Data shifted from the previous stage on a positive edge at the clock input.

### **Pin Arrangement**



### **Absolute Maximum Ratings**

| Item                                              | Symbol                              | Ratings                  | Unit | Conditions                  |
|---------------------------------------------------|-------------------------------------|--------------------------|------|-----------------------------|
| Supply voltage range                              | V <sub>CC</sub>                     | -0.5 to 7.0              | V    |                             |
| Input voltage range*1                             | Vı                                  | -0.5 to 7.0              | V    |                             |
| Output voltage range*1,2                          | Vo                                  | $-0.5$ to $V_{CC}$ + 0.5 | V    | Output: H or L              |
|                                                   |                                     | -0.5 to 7.0              |      | V <sub>CC</sub> : OFF       |
| Input clamp current                               | I <sub>IK</sub>                     | -20                      | mA   | V <sub>1</sub> < 0          |
| Output clamp current                              | I <sub>OK</sub>                     | ±50                      | mA   | $V_O < 0$ or $V_O > V_{CC}$ |
| Continuous output current                         | Ιο                                  | ±25                      | mA   | $V_O = 0$ to $V_{CC}$       |
| Continuous current through V <sub>CC</sub> or GND | I <sub>CC</sub> or I <sub>GND</sub> | ±50                      | mA   |                             |
| Maximum power dissipation at                      | P <sub>T</sub>                      | 785                      | mW   | SOP                         |
| Ta = $25^{\circ}$ C (in still air)* <sup>3</sup>  |                                     | 500                      |      | TSSOP                       |
| Storage temperature                               | Tstg                                | -65 to 150               | °C   |                             |

Notes: The absolute maximum ratings are values, which must not individually be exceeded, and furthermore, no two of which may be realized at the same time.

- 1. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- 2. This value is limited to 5.5 V maximum.
- 3. The maximum package power dissipation was calculated using a junction temperature of 150°C.

### **Recommended Operating Conditions**

| Item                               | Symbol          | Min | Max             | Unit | Conditions                               |
|------------------------------------|-----------------|-----|-----------------|------|------------------------------------------|
| Supply voltage range               | V <sub>CC</sub> | 2.0 | 5.5             | V    |                                          |
| Input voltage range                | VI              | 0   | 5.5             | V    |                                          |
| Output voltage range               | Vo              | 0   | V <sub>CC</sub> | V    | H or L                                   |
| Output current                     | I <sub>OH</sub> | _   | -50             | μΑ   | V <sub>CC</sub> = 2.0 V                  |
|                                    |                 | _   | -2              | mA   | V <sub>CC</sub> = 2.3 to 2.7 V           |
|                                    |                 | _   | -6              |      | V <sub>CC</sub> = 3.0 to 3.6 V           |
|                                    |                 | _   | -12             |      | V <sub>CC</sub> = 4.5 to 5.5 V           |
|                                    | I <sub>OL</sub> | _   | 50              | μΑ   | V <sub>CC</sub> = 2.0 V                  |
|                                    |                 | _   | 2               | mA   | V <sub>CC</sub> = 2.3 to 2.7 V           |
|                                    |                 | _   | 6               |      | V <sub>CC</sub> = 3.0 to 3.6 V           |
|                                    |                 | _   | 12              |      | V <sub>CC</sub> = 4.5 to 5.5 V           |
| Input transition rise or fall rate | Δt /Δν          | 0   | 200             | ns/V | $V_{CC} = 2.3 \text{ to } 2.7 \text{ V}$ |
|                                    |                 | 0   | 100             |      | $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}$ |
|                                    |                 | 0   | 20              |      | V <sub>CC</sub> = 4.5 to 5.5 V           |
| Operating free-air temperature     | Та              | -40 | 85              | °C   |                                          |

Note: Unused or floating inputs must be held high or low.

## **Logic Diagram**



## **Timing Diagram**



### **DC Electrical Characteristics**

 $(Ta = -40 \text{ to } 85^{\circ}C)$ 

| Item              | Symbol          | V <sub>CC</sub> (V)* | Min                   | Тур | Max                        | Unit | Test Conditions                  |
|-------------------|-----------------|----------------------|-----------------------|-----|----------------------------|------|----------------------------------|
| Input voltage     | V <sub>IH</sub> | 2.0                  | 1.5                   | _   | _                          | V    |                                  |
|                   |                 | 2.3 to 2.7           | $V_{CC} \times 0.7$   | _   | _                          |      |                                  |
|                   |                 | 3.0 to 3.6           | V <sub>CC</sub> × 0.7 | _   | _                          |      |                                  |
|                   |                 | 4.5 to 5.5           | V <sub>CC</sub> × 0.7 | _   | _                          |      |                                  |
|                   | V <sub>IL</sub> | 2.0                  | _                     | _   | 0.5                        |      |                                  |
|                   |                 | 2.3 to 2.7           | _                     | _   | $V_{\text{CC}} \times 0.3$ |      |                                  |
|                   |                 | 3.0 to 3.6           | _                     | _   | $V_{\text{CC}} \times 0.3$ |      |                                  |
|                   |                 | 4.5 to 5.5           | _                     | _   | $V_{\text{CC}} \times 0.3$ |      |                                  |
| Output voltage    | V <sub>OH</sub> | Min to Max           | V <sub>CC</sub> - 0.1 | _   | _                          | V    | $I_{OL} = -50 \mu A$             |
|                   |                 | 2.3                  | 2.0                   | _   | _                          |      | $I_{OL} = -2 \text{ mA}$         |
|                   |                 | 3.0                  | 2.48                  | _   | _                          |      | $I_{OL} = -6 \text{ mA}$         |
|                   |                 | 4.5                  | 3.8                   | _   | _                          |      | I <sub>OL</sub> = -12 mA         |
|                   | V <sub>OL</sub> | Min to Max           | _                     | _   | 0.1                        |      | $I_{OL} = 50 \mu A$              |
|                   |                 | 2.3                  | _                     | _   | 0.4                        |      | I <sub>OL</sub> = 2 mA           |
|                   |                 | 3.0                  | _                     | _   | 0.44                       |      | I <sub>OL</sub> = 6 mA           |
|                   |                 | 4.5                  | _                     | _   | 0.55                       |      | I <sub>OL</sub> = 12 mA          |
| Input current     | I <sub>IN</sub> | 0 to 5.5             | _                     | _   | ±1                         | μΑ   | V <sub>I</sub> = 5.5 V or GND    |
| Quiescent supply  | Icc             | 5.5                  | _                     | _   | 20                         | μΑ   | $V_I = V_{CC}$ or GND, $I_O = 0$ |
| current           |                 |                      |                       |     |                            |      |                                  |
| Output leakage    | loff            | 0                    | _                     | —   | 5                          | μΑ   | $V_1$ or $V_0 = 0 V$ to 5.5 V    |
| current           |                 |                      |                       |     |                            |      |                                  |
| Input capacitance | C <sub>IN</sub> | 3.3                  | _                     | 1.7 | _                          | pF   | $V_I = V_{CC}$ or GND            |

Note: For conditions shown as Min or Max, use the appropriate values under recommended operating conditions.

## **Switching Characteristics**

 $(V_{CC}=2.5\pm0.2~V)$ 

|               |                                    | T    | a = 25°0 |      | Ta = -40 to 85°C |      |      | Test          | FROM                    | ТО                     |
|---------------|------------------------------------|------|----------|------|------------------|------|------|---------------|-------------------------|------------------------|
| Item          | Symbol                             | Min  | Тур      | Max  | Min              | Max  | Unit | Conditions    | (Input)                 | (Output)               |
| Maximum clock | fmax                               | 50   | 80       | _    | 45               | _    | MHz  | $C_L = 15 pF$ |                         |                        |
| frequency     |                                    | 40   | 65       | _    | 35               | _    |      | $C_L = 50 pF$ |                         |                        |
| Propagation   | t <sub>PLH</sub> /t <sub>PHL</sub> | _    | 12.2     | 19.8 | 1.0              | 22.0 | ns   | $C_L = 15 pF$ | CLK                     | Q <sub>H</sub>         |
| delay time    |                                    | _    | 15.3     | 23.3 | 1.0              | 26.0 |      | $C_L = 50 pF$ |                         |                        |
|               | t <sub>PHL</sub>                   | _    | 10.8     | 16.0 | 1.0              | 18.0 |      | $C_L = 15 pF$ | CLR                     |                        |
|               |                                    | _    | 14.2     | 19.5 | 1.0              | 22.0 |      | $C_L = 50 pF$ |                         |                        |
| Setup time    | t <sub>su</sub>                    | 6.0  | _        | _    | 7.0              | _    | ns   |               | CLR inactive before CLK |                        |
|               |                                    |      |          |      |                  |      |      |               | <b>↑</b>                |                        |
|               |                                    | 7.0  | _        |      | 7.0              |      |      |               | CLK INH befo            | ore CLK 1              |
|               |                                    | 6.5  | _        | _    | 8.5              | _    |      |               | Data before 0           | CLK ↑                  |
|               |                                    | 7.0  | _        | _    | 8.5              | _    |      |               | SH/LD high b            | efore CLK              |
|               |                                    |      |          |      |                  |      |      |               | <b>↑</b>                |                        |
|               |                                    | 8.5  | _        | _    | 9.5              | _    |      |               | SER before 0            | CLK ↑                  |
| Hold time     | t <sub>h</sub>                     | -0.5 | _        | _    | 0.0              | _    | ns   |               | PAR data afte           | er SH/ <del>LD</del> ↑ |
|               |                                    | -0.5 | _        | _    | 0.0              | _    |      |               | SER data afte           | er CLK ↑               |
|               |                                    | -0.5 | _        | _    | 0.0              | _    |      |               | SH/LD high a            | fter CLK ↑             |
| Pulse width   | t <sub>w</sub>                     | 8.0  | _        | _    | 9.0              | _    | ns   |               | CLR low                 |                        |
|               |                                    | 8.5  | _        | _    | 9.0              | _    |      |               | CLK H or L              |                        |

 $(V_{CC} = 3.3 \pm 0.3 \text{ V})$ 

|               |                                    | Т   | a = 25° | С    | Ta = -40 to 85°C |      |      | Test          | FROM                  | ТО                     |
|---------------|------------------------------------|-----|---------|------|------------------|------|------|---------------|-----------------------|------------------------|
| Item          | Symbol                             | Min | Тур     | Max  | Min              | Max  | Unit | Conditions    | (Input)               | (Output)               |
| Maximum clock | fmax                               | 65  | 115     | _    | 55               | _    | MHz  | $C_L = 15 pF$ |                       |                        |
| frequency     |                                    | 60  | 90      | _    | 50               | _    |      | $C_L = 50 pF$ |                       |                        |
| Propagation   | t <sub>PLH</sub> /t <sub>PHL</sub> | _   | 8.6     | 15.4 | 1.0              | 18.0 | ns   | $C_L = 15 pF$ | CLK                   | Q <sub>H</sub>         |
| delay time    |                                    | _   | 10.9    | 18.9 | 1.0              | 21.5 |      | $C_L = 50 pF$ |                       |                        |
|               | t <sub>PHL</sub>                   | _   | 7.9     | 12.5 | 1.0              | 15.0 |      | $C_L = 15 pF$ | CLR                   |                        |
|               |                                    | _   | 10.4    | 16.3 | 1.0              | 18.5 |      | $C_L = 50 pF$ |                       |                        |
| Setup time    | t <sub>su</sub>                    | 4.0 | _       | _    | 4.0              | _    | ns   |               | CLR inactive<br>CLK ↑ | before                 |
|               |                                    | 5.0 | _       | _    | 5.0              | _    |      |               | CLK INH bef           | ore CLK ↑              |
|               |                                    | 5.0 | _       | _    | 6.0              | _    |      |               | Data before           | CLK ↑                  |
|               |                                    | 5.0 | _       | _    | 6.0              | _    |      |               | SH/LD high t          | pefore CLK             |
|               |                                    | 5.0 | _       | _    | 6.0              | _    |      |               | SER before            | CLK ↑                  |
| Hold time     | t <sub>h</sub>                     | 0.0 | _       | _    | 0.0              | _    | ns   |               | PAR data aft          | er SH/ <del>LD</del> ↑ |
|               |                                    | 0.0 | _       | _    | 0.0              | _    |      |               | SER data aft          | er CLK ↑               |
|               |                                    | 0.0 | _       | _    | 0.0              | _    |      |               | SH/LD high a          | after CLK ↑            |
| Pulse width   | t <sub>w</sub>                     | 6.0 | _       | _    | 7.0              | _    | ns   |               | CLR low               |                        |
|               |                                    | 6.0 | _       | _    | 7.0              | _    |      |               | CLK H or L            |                        |

## **Switching Characteristics (cont)**

 $(V_{CC}=5.0\pm0.5~V)$ 

|               |                                    | Т   | a = 25°0 | С    | Ta = -40 to 85°C |      |      | Test          | FROM                  | ТО                     |
|---------------|------------------------------------|-----|----------|------|------------------|------|------|---------------|-----------------------|------------------------|
| Item          | Symbol                             | Min | Тур      | Max  | Min              | Max  | Unit | Conditions    | (Input)               | (Output)               |
| Maximum clock | fmax                               | 110 | 165      | _    | 90               | _    | MHz  | $C_L = 15 pF$ |                       |                        |
| frequency     |                                    | 95  | 125      | _    | 85               | _    |      | $C_L = 50 pF$ |                       |                        |
| Propagation   | t <sub>PLH</sub> /t <sub>PHL</sub> | _   | 6.0      | 9.9  | 1.0              | 11.5 | ns   | $C_L = 15 pF$ | CLK                   | Q <sub>H</sub>         |
| delay time    |                                    | _   | 7.7      | 11.9 | 1.0              | 13.5 |      | $C_L = 50 pF$ |                       |                        |
|               | t <sub>PHL</sub>                   | _   | 5.4      | 8.6  | 1.0              | 10.0 |      | $C_L = 15 pF$ | CLR                   |                        |
|               |                                    | _   | 6.9      | 10.6 | 1.0              | 12.0 |      | $C_L = 50 pF$ |                       |                        |
| Setup time    | t <sub>su</sub>                    | 3.5 | _        | _    | 3.5              | _    | ns   |               | CLR inactive<br>CLK ↑ | before                 |
|               |                                    | 3.5 | _        | _    | 3.5              | _    |      |               | CLK INH befo          | ore CLK ↑              |
|               |                                    | 4.5 | _        | _    | 4.5              | _    |      |               | Data before 0         | CLK ↑                  |
|               |                                    | 4.0 | _        | _    | 4.0              | _    |      |               | SH/LD high b          | efore CLK              |
|               |                                    | 4.0 | _        | _    | 4.0              | _    |      |               | SER before 0          | CLK ↑                  |
| Hold time     | t <sub>h</sub>                     | 1.0 | _        | _    | 1.0              | _    | ns   |               | PAR data afte         | er SH/ <del>LD</del> ↑ |
|               |                                    | 1.0 | _        | _    | 1.0              | _    |      |               | SER data afte         | er CLK ↑               |
|               |                                    | 1.0 | _        | _    | 1.0              | _    |      |               | SH/LD high a          | fter CLK ↑             |
| Pulse width   | t <sub>w</sub>                     | 5.0 | _        | _    | 5.0              | _    | ns   |               | CLR low               |                        |
|               |                                    | 4.0 | _        | _    | 4.0              | _    |      |               | CLK H or L            |                        |

## **Operating Characteristics**

 $(C_L = 50 \text{ pF})$ 

|                               |          |                     | Ta = 25°C |      |     |      |                 |
|-------------------------------|----------|---------------------|-----------|------|-----|------|-----------------|
| Item                          | Symbol   | V <sub>CC</sub> (V) | Min       | Тур  | Max | Unit | Test Conditions |
| Power dissipation capacitance | $C_{PD}$ | 3.3                 | _         | 36.1 | _   | pF   | f = 10 MHz      |
|                               |          | 5.0                 |           | 37.5 |     |      |                 |

### **Test Circuit**



### **Waveforms**



### **Package Dimensions**





#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electron The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft: aerospace equipment: submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China
Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

เพลายอย อเชียงเทเชง **ทยายู nong Limited** Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2866-9318, Fax: +852-2866-9022/9044

Renesas Electronics Taiwan Co., Ltd.

7F, No. 363 Fu Shing North Road Taipei, Taiwar Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.

1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632
Tel: +65-6273-0200, Fax: +65-6278-8019
Renesas Electronics Malaysia Sdn.Bhd.

เพราะสอน เมราะ เพราะ เพราะ เพราะ เมราะ เม

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-588-3737, Fax: 482-2-558-5141