## Low Charge Injection 8-Channel High Voltage Analog Switch with Bleed Resistors

## Ordering Information

| $\mathrm{V}_{\mathrm{PP}}-\mathrm{V}_{\mathrm{NN}}$ | Package Options |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 28-lead plastic <br> chip carrier | 48-lead TQFP | $\mu$-BGA | Die |
|  | HV232PJ | HV232FG | HV232GA | HV232X |

## Features

- HVCMOS ${ }^{\oplus}$ technology for high performance
- Very low quiescent power dissipation - $10 \mu \mathrm{~A}$
- Output On-resistance typically 22 ohms
- Integrated bleed resistors on the outputs
- Low parasitic capacitances
- DC to 10 MHz analog signal frequency
- -60dB typical output off isolation at 5 MHz
- CMOS logic circuitry for low power
- Excellent noise immunity
- On-chip shift register, latch and clear logic circuitry
- Flexible high voltage supplies
- Surface mount package available


## General Description

The Supertex HV232 is a low charge injection 8-channel highvoltage analog switch integrated circuit (IC) with bleed resistors. The device can be used in applications requiring high voltage switching controlled by low voltage control signals, such as ultrasound imaging and printers. The bleed resistors eliminate voltage built up on capacitive loads such as piezoelectric transducers. Input data is shifted into an 8-bit shift register which can then be retained in an 8 -bit latch. To reduce any possible clock feed-through noise, Latch Enable Bar (LE) should be left high until all bits are clocked in. Using HVCMOS technology, this switch combines high voltage bilateral DMOS switches and low power CMOS logic to provide efficient control of high voltage analog signals.
This IC is suitable for various combinations of high voltage supplies, e.g., $\mathrm{V}_{\mathrm{PP}} / \mathrm{V}_{\mathrm{NN}}:+50 \mathrm{~V} /-150 \mathrm{~V}$, or $+100 \mathrm{~V} /-100 \mathrm{~V}$.

## Absolute Maximum Ratings*

| $\mathrm{V}_{\mathrm{DD}}$ Logic power supply voltage | -0.5 V to +15 V |
| :--- | ---: |
| $\mathrm{~V}_{\mathrm{PP}}-\mathrm{V}_{\mathrm{NN}}$ Supply voltage | 220 V |
| $\mathrm{~V}_{\mathrm{PP}}$ Positive high voltage supply | -0.5 V to $\mathrm{V}_{\mathrm{NN}}+200 \mathrm{~V}$ |
| $\mathrm{~V}_{\mathrm{NN}}$ Negative high voltage supply | +0.5 V to -200 V |
| Logic input voltages | -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |


| Analog Signal Range | $\mathrm{V}_{\mathrm{NN}}$ to $\mathrm{V}_{\mathrm{PP}}$ |  |
| :--- | ---: | ---: |
| Peak analog signal current/channel | 3.0 A |  |
| Storage temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Power dissipation | $\mu$-BGA | 1.0 W |
|  | 28 -pin PLCC | 1.2 W |
|  | 48 lead TQFP | 1.0 W |

[^0]
## Electrical Characteristics

DC Characteristics (over recommended operating conditions unless otherwise noted)

| Characteristics | Sym | $0^{\circ} \mathrm{C}$ |  | $+25^{\circ} \mathrm{C}$ |  |  | $+70^{\circ} \mathrm{C}$ |  | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max | min | typ | max | min | max |  |  |  |
| Small Signal Switch (ON) Resistance | $\mathrm{R}_{\text {ONS }}$ |  | 30 |  | 26 | 38 |  | 48 | ohms | $\mathrm{I}_{\text {SIG }}=5 \mathrm{~mA}$ | $\begin{aligned} & V_{P P}=40 \mathrm{~V} \\ & V_{N N}=-160 \mathrm{~V} \end{aligned}$ |
|  |  |  | 25 |  | 22 | 27 |  | 32 |  | $\mathrm{I}_{\text {SIG }}=200 \mathrm{~mA}$ |  |
|  |  |  | 25 |  | 22 | 27 |  | 30 |  | $\mathrm{I}_{\text {SIG }}=5 \mathrm{~mA}$ | $V_{P P}=100 \mathrm{~V},$ |
|  |  |  | 18 |  | 18 | 24 |  | 27 |  | $\mathrm{I}_{\text {SIG }}=200 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{NN}}=-100 \mathrm{~V}$ |
|  |  |  | 23 |  | 20 | 25 |  | 30 |  | $\mathrm{I}_{\text {SIG }}=5 \mathrm{~mA}$ | $V_{P P}=160 \mathrm{~V}$, |
|  |  |  | 22 |  | 16 | 25 |  | 27 |  | $\mathrm{I}_{\text {SIG }}=200 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{NN}}=-40 \mathrm{~V}$ |
| Small Signal Switch (ON) Resistance Matching | $\Delta \mathrm{R}_{\text {ONS }}$ |  | 20 |  | 5.0 | 20 |  | 20 | \% | $\begin{aligned} & I_{S W}=5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{PP}}=100 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{NN}}=-100 \mathrm{~V} \end{aligned}$ |  |
| Large Signal Switch (ON) Resistance | $\mathrm{R}_{\mathrm{ONL}}$ |  |  |  | 15 |  |  |  | ohms | $\mathrm{V}_{\text {SIG }}=\mathrm{V}_{\mathrm{PP}}-10 \mathrm{~V}, \mathrm{I}_{\text {SIG }}=1 \mathrm{~A}$ |  |
| Output Switch Shunt Resistance | $\mathrm{R}_{\text {INT }}$ |  |  | 20 | 35 | 50 |  |  | $\mathrm{K} \Omega$ | Output switch to $\mathrm{R}_{\mathrm{GND}}$ |  |
| Switch Off Leakage Per Switch | $\mathrm{I}_{\text {SOL }}$ |  | 5.0 |  | 1.0 | 10 |  | 15 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {SIG }}=\mathrm{V}_{\text {PP }}-10 \mathrm{~V}$ |  |
| DC Offset Switch Off |  |  | 300 |  | 100 | 300 |  | 300 | mV | No Load |  |
| DC Offset Switch On |  |  | 500 |  | 100 | 500 |  | 500 | mV | No Load |  |
| Pos. HV Supply Current | $\mathrm{I}_{\mathrm{PPQ}}$ |  |  |  | 10 | 50 |  |  | $\mu \mathrm{A}$ | ALL SWs OFF |  |
| Neg. HV Supply Current | $\mathrm{I}_{\mathrm{NNQ}}$ |  |  |  | -10 | -50 |  |  | $\mu \mathrm{A}$ | ALL SWs OFF |  |
| Pos. HV Supply Current | $\mathrm{I}_{\text {PPQ }}$ |  |  |  | 10 | 50 |  |  | $\mu \mathrm{A}$ | ALL SWs ON, $\mathrm{I}_{\text {SW }}=5 \mathrm{~mA}$ |  |
| Neg. HV Supply Current | $\mathrm{I}_{\mathrm{NNQ}}$ |  |  |  | -10 | -50 |  |  | $\mu \mathrm{A}$ | ALL SWs ON, $\mathrm{I}_{\text {SW }}=5 \mathrm{~mA}$ |  |
| Switch Output Peak Current |  |  | 3.0 |  | 3.0 | 2.0 |  | 2.0 | A | $\mathrm{V}_{\text {SIG }}$ duty cycle $\leq 0.1 \%$ |  |
| Output Switch Frequency | $\mathrm{f}_{\mathrm{SW}}$ |  |  |  |  | 50 |  |  | KHz | Duty Cycle = 50\% |  |
| IPP Supply Current | $\mathrm{I}_{\mathrm{PP}}$ |  | 6.5 |  |  | 7.0 |  | 8.0 | mA | $\begin{aligned} & \mathrm{V}_{\mathrm{PP}}=40 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{NN}}=-160 \mathrm{~V} \\ & \hline \mathrm{~V}_{\mathrm{PP}}=100 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{NN}}=-100 \mathrm{~V} \\ & \hline \mathrm{~V}_{\mathrm{PP}}=160 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{NN}}=-40 \mathrm{~V} \end{aligned}$ | 50 KHz <br> Output <br> Switching <br> Frequency with no load |
|  |  |  | 4.0 |  |  | 5.0 |  | 5.5 |  |  |  |
|  |  |  | 4.0 |  |  | 5.0 |  | 5.5 |  |  |  |
| $\mathrm{I}_{\mathrm{NN}}$ Supply Current | $\mathrm{I}_{\mathrm{NN}}$ |  | 6.5 |  |  | 7.0 |  | 8.0 | mA | $\begin{aligned} & V_{\mathrm{PP}}=40 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{NN}}=-160 \mathrm{~V} \end{aligned}$ |  |
|  |  |  | 4.0 |  |  | 5.0 |  | 5.5 |  | $\begin{aligned} & V_{P P}=100 \mathrm{~V}, \\ & V_{\mathrm{NN}}=-100 \mathrm{~V} \end{aligned}$ |  |
|  |  |  | 4.0 |  |  | 5.0 |  | 5.5 |  | $\begin{aligned} & V_{P P}=160 \mathrm{~V}, \\ & V_{\mathrm{NN}}=-40 \mathrm{~V} \end{aligned}$ |  |
| Logic Supply Average Current | $\mathrm{I}_{\mathrm{DD}}$ |  | 4.0 |  |  | 4.0 |  | 4.0 | mA | $\mathrm{f}_{\mathrm{CLK}}=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ |  |
| Logic Supply Quiescent Current | $\mathrm{I}_{\text {DDQ }}$ |  | 10 |  |  | 10 |  | 10 | $\mu \mathrm{A}$ |  |  |
| Data Out Source Current | $\mathrm{I}_{\text {SOR }}$ | 0.45 |  | 0.45 | 0.70 |  | 0.40 |  | mA | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{DD}}-0.7 \mathrm{~V}$ |  |
| Data Out Sink Current | $\mathrm{I}_{\text {SINK }}$ | 0.45 |  | 0.45 | 0.70 |  | 0.40 |  | mA | $\mathrm{V}_{\text {OUT }}=0.7 \mathrm{~V}$ |  |
| Logic Input Capacitance | $\mathrm{C}_{\text {IN }}$ |  | 10 |  |  | 10 |  | 10 | pF |  |  |

## Electrical Characteristics

AC Characteristics (over operating conditions $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, unless otherwise noted)

| Characteristics | Sym | $0^{\circ} \mathrm{C}$ |  | +25 ${ }^{\circ} \mathrm{C}$ |  |  | $+70^{\circ} \mathrm{C}$ |  | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max | min | typ | max | min | max |  |  |
| Set Up Time Before $\overline{\text { LE R Res }}$ | $\mathrm{t}_{\text {SD }}$ | 150 |  | 150 |  |  | 150 |  | ns |  |
| Time Width of $\overline{\mathrm{LE}}$ | $\mathrm{t}_{\text {WLE }}$ | 150 |  | 150 |  |  | 150 |  | ns |  |
| Clock Delay Time to Data Out | $\mathrm{t}_{\mathrm{DO}}$ | 55 | 150 | 60 |  | 150 | 70 | 150 | ns |  |
| Time Width of CL | $\mathrm{t}_{\text {WCL }}$ | 150 |  | 150 |  |  | 150 |  | ns |  |
| Set Up Time Data to Clock | $\mathrm{t}_{\text {su }}$ | 15 |  | 15 | 8.0 |  | 20 |  | ns |  |
| Hold Time Data from Clock | $t_{\text {h }}$ | 35 |  | 35 |  |  | 35 |  | ns |  |
| Clock Freq | $\mathrm{f}_{\text {cLK }}$ |  | 5.0 |  |  | 5.0 |  | 5.0 | MHz | $50 \%$ duty cycle $\mathrm{f}_{\mathrm{DATA}}=\mathrm{f}_{\mathrm{CLK}} / 2$ |
| Clock Rise and Fall Times | $t_{r}, t_{f}$ |  | 1.0 |  |  | 1.0 |  | 1.0 | $\mu \mathrm{s}$ |  |
| Turn On Time | $\mathrm{t}_{\mathrm{ON}}$ |  | 5.0 |  |  | 5.0 |  | 5.0 | $\mu \mathrm{s}$ | $\begin{aligned} & V_{S I G}=V_{P P}-10 \mathrm{~V}, \\ & R_{L}=10 K \Omega \end{aligned}$ |
| Turn Off Time | $\mathrm{t}_{\text {OFF }}$ |  | 5.0 |  |  | 5.0 |  | 5.0 | $\mu \mathrm{S}$ | $\begin{aligned} & V_{\text {SIG }}=V_{P P}-10 \mathrm{~V}, \\ & R_{L}=10 K \Omega \end{aligned}$ |
| Maximum $\mathrm{V}_{\text {SIG }}$ Slew Rate | dv/dt |  | 20 |  |  | 20 |  | 20 | V/ns | $\begin{aligned} & \mathrm{V}_{\mathrm{PP}}=160 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{NN}}=-40 \mathrm{~V} \end{aligned}$ |
|  |  |  | 20 |  |  | 20 |  | 20 |  | $\begin{aligned} & V_{P P}=100 \mathrm{~V}, \\ & V_{N N}=-100 V \end{aligned}$ |
|  |  |  | 20 |  |  | 20 |  | 20 |  | $\begin{aligned} & \hline V_{P P}=40 \mathrm{~V}, \\ & V_{N N}=-160 \mathrm{~V} \end{aligned}$ |
| Off Isolation | KO | -30 |  | -30 | -33 |  | -30 |  | dB | $\begin{aligned} & \mathrm{f}=5 \mathrm{MHz}, \\ & 1 \mathrm{~K} \Omega / / 15 \mathrm{pF} \text { load } \end{aligned}$ |
|  |  | -58 |  | -58 |  |  | -58 |  | dB | $\begin{aligned} & f=5 \mathrm{MHz}, \\ & 50 \Omega \text { load } \end{aligned}$ |
| Switch Crosstalk | $\mathrm{K}_{\mathrm{CR}}$ | -60 |  | -60 | -70 |  | -60 |  | dB | $\begin{aligned} & f=5 \mathrm{MHz}, \\ & 50 \Omega \text { load } \end{aligned}$ |
| Output Switch Isolation Diode Current | $\mathrm{I}_{\text {D }}$ |  | 300 |  |  | 300 |  | 300 | mA | 300ns pulse width, 2.0\% duty cycle |
| Off Capacitance SW to GND | $\mathrm{C}_{\text {SG(OFF) }}$ | 5.0 | 17 | 5.0 | 12 | 17 | 5.0 | 17 | pF | $0 \mathrm{~V}, 1 \mathrm{MHz}$ |
| On Capacitance SW to GND | $\mathrm{C}_{\mathrm{SG}(\mathrm{ON})}$ | 25 | 50 | 25 | 38 | 50 | 25 | 50 | pF | 0V, 1MHz |

## Electrical Characteristics

AC Characteristics (over operating conditions $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, unless otherwise noted)

| Characteristics | Sym | $+25^{\circ} \mathrm{C}$ |  |  | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | typ | max |  |  |
| Output Voltage Spike | $+\mathrm{V}_{\text {SPK }}$ |  |  | 150 | mV | $\mathrm{V}_{\mathrm{PP}}=40 \mathrm{~V}, \mathrm{~V}_{\mathrm{NN}}=-160 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ |
|  | $-\mathrm{V}_{\text {SPK }}$ |  |  | 150 |  |  |
|  | $+\mathrm{V}_{\text {SPK }}$ |  |  | 150 |  | $V_{P P}=100 \mathrm{~V}, \mathrm{~V}_{\mathrm{NN}}=-100 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ |
|  | $-\mathrm{V}_{\text {SPK }}$ |  |  | 150 |  |  |
|  | $+\mathrm{V}_{\text {SPK }}$ |  |  | 150 |  | $\mathrm{V}_{\mathrm{PP}}=160 \mathrm{~V}, \mathrm{~V}_{\mathrm{NN}}=-40 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ |
|  | $-\mathrm{V}_{\text {SPK }}$ |  |  | 150 |  |  |

## Operating Conditions*

| Symbol | Parameter | Value |
| :---: | :--- | :--- |
| $\mathrm{V}_{\mathrm{DD}}$ | Logic power supply voltage $^{1,3}$ | 4.5 V to 13.2 V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Positive high voltage supply ${ }^{1,3}$ | 40 V to $\mathrm{V}_{\mathrm{NN}}+200 \mathrm{~V}$ |
| $\mathrm{~V}_{\mathrm{NN}}$ | Negative high voltage supply, ${ }^{1,3}$ | -40 V to -160 V |
| $\mathrm{~V}_{\mathrm{IH}}$ | High-level input voltage | $\mathrm{V}_{\mathrm{DD}}-1.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage | 0 V to 1.5 V |
| $\mathrm{~V}_{\mathrm{SIG}}$ | Analog signal voltage peak to peak | $\mathrm{V}_{\mathrm{NN}}+10 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{PP}}-10 \mathrm{~V}^{2}$ |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating free air-temperature | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |

Notes:
1 Power up/down sequence is arbitrary except GND must be powered-up first and powered-down last.
$2 \mathrm{~V}_{\text {SIG }}$ must be $\mathrm{V}_{\text {NN }} \leq \mathrm{V}_{\text {SIG }} \leq \mathrm{V}_{\text {PP }}$ or floating during power up/down transistion.
3 Rise and fall times of power supplies $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{PP}}$, and $\mathrm{V}_{\mathrm{NN}}$ should not be less than 1.0 msec .

## Test Circuits




OFF Isolation


Isolation Diode Current


Crosstalk

$Q=1000 \mathrm{pF} \times \Delta \mathrm{V}_{\text {OUT }}$
Charge Injection


Output Voltage Spike

## Logic Timing Waveforms



## Block Diagram



## Truth Table

| D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | LE | CL | SW0 | SW1 | SW2 | SW3 | SW4 | SW5 | SW6 | SW7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L |  |  |  |  |  |  |  | L | L | OFF |  |  |  |  |  |  |  |
| H |  |  |  |  |  |  |  | L | L | ON |  |  |  |  |  |  |  |
|  | L |  |  |  |  |  |  | L | L |  | OFF |  |  |  |  |  |  |
|  | H |  |  |  |  |  |  | L | L |  | ON |  |  |  |  |  |  |
|  |  | L |  |  |  |  |  | L | L |  |  | OFF |  |  |  |  |  |
|  |  | H |  |  |  |  |  | L | L |  |  | ON |  |  |  |  |  |
|  |  |  | L |  |  |  |  | L | L |  |  |  | OFF |  |  |  |  |
|  |  |  | H |  |  |  |  | L | L |  |  |  | ON |  |  |  |  |
|  |  |  |  | L |  |  |  | L | L |  |  |  |  | OFF |  |  |  |
|  |  |  |  | H |  |  |  | L | L |  |  |  |  | ON |  |  |  |
|  |  |  |  |  | L |  |  | L | L |  |  |  |  |  | OFF |  |  |
|  |  |  |  |  | H |  |  | L | L |  |  |  |  |  | ON |  |  |
|  |  |  |  |  |  | L |  | L | L |  |  |  |  |  |  | OFF |  |
|  |  |  |  |  |  | H |  | L | L |  |  |  |  |  |  | ON |  |
|  |  |  |  |  |  |  | L | L | L |  |  |  |  |  |  |  | OFF |
|  |  |  |  |  |  |  | H | L | L |  |  |  |  |  |  |  | ON |
| X | X | X | X | X | X | X | X | H | L |  |  |  | LD PR | EVIO | JS ST | ATE |  |
| X | X | X | X | X | X | X | X | X | H | OFF | OFF | OFF | OFF | OFF | OFF | OFF | OFF |

## Notes:

1. The eight switches operate independently.
2. Serial data is clocked in on the $L \rightarrow H$ transition CLK.
3. The switches go to a state retaining their present condition at the rising edge of $\overline{\mathrm{LE}}$. When $\overline{\mathrm{LE}}$ is low the shift register data flows through the latch.
4. $D_{\text {OUT }}$ is high when switch 7 is on.
5. Shift register clocking has no effect on the switch states if $\overline{\mathrm{LE}}$ is H .
6. The clear input overrides all other inputs.

## Pin Configurations

HV232 28 Pin J-Lead

| Pin | Function | Pin | Function |
| :--- | :--- | :--- | :--- |
| 1 | SW3 | 15 | $\mathrm{~N} / \mathrm{C}$ |
| 2 | SW 3 | 16 | $\mathrm{D}_{\text {IN }}$ |
| 3 | SW 2 | 17 | CLK |
| 4 | SW 2 | 18 | LE |
| 5 | SW 1 | 19 | CL |
| 6 | SW 1 | 20 | $\mathrm{D}_{\text {OUT }}$ |
| 7 | SW | 21 | SW 7 |
| 8 | SW 0 | 22 | SW 7 |
| 9 | $\mathrm{~N} / \mathrm{C}$ | 23 | SW 6 |
| 10 | $\mathrm{~V}_{\mathrm{PP}}$ | 24 | SW 6 |
| 11 | $\mathrm{R}_{\mathrm{GND}}$ | 25 | SW 5 |
| 12 | $\mathrm{~V}_{\text {NN }}$ | 26 | SW 5 |
| 13 | GND | 27 | SW 4 |
| 14 | $\mathrm{~V}_{\mathrm{DD}}$ | 28 | SW 4 |

## Package Outlines


top view
28-pin J-Lead Package

top view
48-pin TQFP

## HV232GA Package Outline ( $\mu$-BGA)



## Notes:

1. Dimensioning and tolerance per ASME Y14.5M-1994.
2. Do not subject part to ultrasonic cleaning or intense UV.
3. Contact ball position per JESD 95-1, SPP-010.
4. Units are in millimeters.


ENLARGED VIEW

## $\mu$-BGA Function Table

| Ball Location | Function |
| :---: | :---: |
| A4 | SW1 |
| C3 | SW2 |
| C4 | SW1 |
| C5 | SW0 |
| C6 | $V_{\text {PP }}$ |
| C7 | $\mathrm{V}_{\mathrm{NN}}$ |
| D1 | SW3 |
| D3 | SW3 |
| D4 | SW2 |
| D5 | SW0 |
| D6 | $\mathrm{R}_{\mathrm{GND}}$ |
| D7 | GND |
| D9 | $V_{D D}$ |
| E1 | SW4 |
| E3 | SW4 |
| E4 | SW5 |
| E5 | SW7 |
| E6 | $\overline{\text { LE }}$ |
| E7 | CLK |
| E9 | $\mathrm{D}_{\text {IN }}$ |
| F3 | SW5 |
| F4 | SW6 |
| F5 | SW7 |
| F6 | Dout |
| F7 | CLR |
| H4 | SW6 |


[^0]:    * Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability.

