# SONY

# ICX039DNB

# Diagonal 8mm (Type 1/2) CCD Image Sensor for PAL Color Video Cameras

#### Description

The ICX039DNB is an interline CCD solid-state image sensor suitable for PAL color video cameras with a diagonal 8mm (Type 1/2) system. Smear, sensitivity, D-range, S/N and other characteristics have been greatly improved compared with the ICX039BNB. High sensitivity and low dark current are achieved through the adoption of Ye, Cy, Mg and G complementary color mosaic filters and HAD (Hole-Accumulation Diode) sensors.

This chip features a field period readout system and an electronic shutter with variable charge-storage time. Also, this outline is miniaturized by using original package.

This chip is compatible with and can replace the ICX039BNB.

#### **Features**

- Low smear (-20dB compared with the ICX039BNB)
- High sensitivity (+3.0dB compared with the ICX039BNB)
- High D range (+2.5dB compared with the ICX039BNB)
- High S/N
- · High resolution and low dark current
- Excellent antiblooming characteristics
- Ye, Cy, Mg, and G complementary color mosaic filters on chip
- Continuous variable-speed shutter

Substrate bias: Adjustment free (external adjustment also possible with 6 to 14V)

Reset gate pulse: 5Vp-p adjustment free (drive also possible with 0 to 9V)

Horizontal register: 5V drive
 Maximum package dimensions: \$\phi\$13.2mm

## **Device Structure**

Interline CCD image sensor

• Image size: Diagonal 8mm (Type 1/2)

Number of effective pixels: 752 (H) x 582 (V) approx. 440K pixels
Total number of pixels: 795 (H) x 596 (V) approx. 470K pixels

Chip size: 7.95mm (H) x 6.45mm (V)
 Unit cell size: 8.6µm (H) x 8.3µm (V)

Optical black: Horizontal (H) direction: Front 3 pixels, rear 40 pixels

Vertical (V) direction : Front 12 pixels, rear 2 pixels

• Number of dummy bits: Horizontal 22

Vertical 1 (even fields only)

• Substrate material: Silicon

16 pin DIP (Ceramic)



Optical black position (Top View)

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

# **Block Diagram and Pin Configuration**

(Top View)



# **Pin Description**

| Pin No. | Symbol | Description                      | Pin No. | Symbol | Description                           |
|---------|--------|----------------------------------|---------|--------|---------------------------------------|
| 1       | Vф4    | Vertical register transfer clock | 9       | Vgg    | Output circuit gate bias              |
| 2       | Vфз    | Vertical register transfer clock | 10      | Vss    | Output circuit source                 |
| 3       | Vф2    | Vertical register transfer clock | 11      | GND    | GND                                   |
| 4       | фѕив   | Substrate clock                  | 12      | RD     | Reset drain bias                      |
| 5       | Vф1    | Vertical register transfer clock | 13      | фRG    | Reset gate clock                      |
| 6       | VL     | Protective transistor bias       | 14      | VDSUB  | Substrate bias circuit supply voltage |
| 7       | VDD    | Output circuit supply voltage    | 15      | Нф1    | Horizontal register transfer clock    |
| 8       | Vouт   | Signal output                    | 16      | Нф2    | Horizontal register transfer clock    |

# **Absolute Maximum Ratings**

|                                | Item                               | Ratings     | Unit | Remarks |
|--------------------------------|------------------------------------|-------------|------|---------|
| Substrate clock фsub           | – GND                              | -0.3 to +50 | V    |         |
| Complexeditate                 | Vdd, Vrd, Vdsub, Vout, Vss – GND   | -0.3 to +18 | V    |         |
| Supply voltage                 | Vdd, Vrd, Vdsub, Vout, Vss – фsub  | -55 to +10  | V    |         |
| Ola ale in a structural ta a a | Vφ1, Vφ2, Vφ3, Vφ4 – GND           | -15 to +20  | V    |         |
| Clock input voltage            | Vφ1, Vφ2, Vφ3, Vφ4 — φsuв          | to +10      | V    |         |
| Voltage difference be          | etween vertical clock input pins   | to +15      | V    | *1      |
| Voltage difference be          | etween horizontal clock input pins | to +17      | V    |         |
| Ηφ1, Ηφ2 – Vφ4                 |                                    | -17 to +17  | V    |         |
| φrg, Vgg – GND                 |                                    | -10 to +15  | V    |         |
| фRG, VGG — фSUB                |                                    | -55 to +10  | V    |         |
| VL — фSUB                      |                                    | -65 to +0.3 | V    |         |
| Pins other than GND            | and φsuв – VL                      | -0.3 to +30 | V    |         |
| Storage temperature            |                                    | -30 to +80  | °C   |         |
| Operating temperatu            | re                                 | -10 to +60  | °C   |         |

<sup>\*1 +27</sup>V (Max.) when clock width < 10µs, clock duty factor < 0.1%.

#### Bias Conditions 1 [when used in substrate bias internal generation mode]

| Item                                  | Symbol | Min.   | Тур.                 | Max.     | Unit | Remarks   |
|---------------------------------------|--------|--------|----------------------|----------|------|-----------|
| Output circuit supply voltage         | Vdd    | 14.55  | 15.0                 | 15.45    | V    |           |
| Reset drain voltage                   | VRD    | 14.55  | 15.0                 | 15.45    | V    | VRD = VDD |
| Output circuit gate voltage           | Vgg    | 1.75   | 2.0                  | 2.25     | V    |           |
| Output circuit source                 | Vss    | Ground | led with $390\Omega$ | resistor |      |           |
| Protective transistor bias            | VL     |        | *1                   |          |      |           |
| Substrate bias circuit supply voltage | VDSUB  | 14.55  | 15.0                 | 15.45    | V    |           |
| Substrate clock                       | фѕив   |        |                      |          |      |           |

<sup>\*1</sup> VL setting is the VvL voltage of the vertical transfer clock waveform, or the same supply voltage as the VL power supply for the V driver should be used. (When CXD1267AN is used.)

#### Bias Conditions 2 [when used in substrate bias external adjustment mode]

| Item                                   | Symbol | Min.     | Тур. | Max.  | Unit | Remarks   |
|----------------------------------------|--------|----------|------|-------|------|-----------|
| Output circuit supply voltage          | VDD    | 14.55    | 15.0 | 15.45 | V    |           |
| Reset drain voltage                    | VRD    | 14.55    | 15.0 | 15.45 | V    | VRD = VDD |
| Output circuit gate voltage            | Vgg    | 1.75     | 2.0  | 2.25  | V    |           |
| Output circuit source                  | Vss    | Ground   |      |       |      |           |
| Protective transistor bias             | VL     |          | *3   |       |      |           |
| Substrate bias circuit supply voltage  | VDSUB  |          | *4   |       |      |           |
| Substrate voltage adjustment range     | VsuB   | 6.0 14.0 |      | V     | *5   |           |
| Substrate voltage adjustment precision | ΔVsuв  | -3       |      | +3    | %    | *5        |

<sup>\*3</sup> VL setting is the VvL voltage of the vertical transfer clock waveform, or the same supply voltage as the VL power supply for the V driver should be used. (When CXD1267AN is used.)

Vsub code — one character indication

Code and optimal setting correspond to each other as follows.

| VsuB code       | Е   | f   | G   | h   | J   | K   | L   | m   | N    | Р    | Q    | R    | S    | Т    | U    | ٧    | W    |
|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------|------|------|------|------|
| Optimal setting | 6.0 | 6.5 | 7.0 | 7.5 | 8.0 | 8.5 | 9.0 | 9.5 | 10.0 | 10.5 | 11.0 | 11.5 | 12.0 | 12.5 | 13.0 | 13.5 | 14.0 |

<Example> "L"  $\rightarrow$  Vsub = 9.0V

#### **DC Characteristics**

| Item                          | Symbol | Min. | Тур. | Max. | Unit | Remarks |
|-------------------------------|--------|------|------|------|------|---------|
| Output circuit supply current | IDD    |      | 5.0  | 10.0 | mA   |         |

<sup>\*2</sup> Do not apply a DC bias to the substrate clock pin, because a DC bias is generated within the CCD.

<sup>\*4</sup> Connect to GND or leave open.

<sup>\*5</sup> The setting value of the substrate voltage (Vsub) is indicated on the back of the image sensor by a special code. When adjusting the substrate voltage externally, adjust the substrate voltage to the indicated voltage. The adjustment precision is ±3%. However, this setting value has not significance when used in substrate bias internal generation mode.

# **Clock Voltage Conditions**

| Item                       | Symbol                    | Min.  | Тур. | Max.  | Unit | Waveform diagram | Remarks                              |
|----------------------------|---------------------------|-------|------|-------|------|------------------|--------------------------------------|
| Readout clock voltage      | Vvт                       | 14.55 | 15.0 | 15.45 | V    | 1                |                                      |
|                            | Vvh1, Vvh2                | -0.05 | 0    | 0.05  | V    | 2                | VvH = (VvH1 + VvH2)/2                |
|                            | VvH3, VvH4                | -0.2  | 0    | 0.05  | ٧    | 2                |                                      |
|                            | VVL1, VVL2,<br>VVL3, VVL4 | -9.6  | -9.0 | -8.5  | ٧    | 2                | Vvl = (Vvl3 + Vvl4)/2                |
|                            | Vφv                       | 8.3   | 9.0  | 9.65  | Vp-p | 2                | $V\phi V = VVHN - VVLN (n = 1 to 4)$ |
| Vertical transfer clock    | I Vvh1 – Vvh2 I           |       |      | 0.1   | ٧    | 2                |                                      |
| voltage                    | Vvнз — Vvн                | -0.25 |      | 0.1   | ٧    | 2                |                                      |
|                            | VvH4 — VvH                | -0.25 |      | 0.1   | ٧    | 2                |                                      |
|                            | Vvнн                      |       |      | 0.5   | V    | 2                | High-level coupling                  |
|                            | VVHL                      |       |      | 0.5   | V    | 2                | High-level coupling                  |
|                            | Vvlh                      |       |      | 0.5   | ٧    | 2                | Low-level coupling                   |
|                            | VVLL                      |       |      | 0.5   | V    | 2                | Low-level coupling                   |
| Horizontal transfer        | Vфн                       | 4.75  | 5.0  | 5.25  | Vp-p | 3                |                                      |
| clock voltage              | VHL                       | -0.05 | 0    | 0.05  | ٧    | 3                |                                      |
|                            | Vrgl                      |       | *1   | •     | ٧    | 4                |                                      |
| Reset gate clock voltage*1 | Vþrg                      | 4.5   | 5.0  | 5.5   | Vp-р | 4                |                                      |
|                            | Vrglh – Vrgll             |       |      | 0.8   | V    | 4                | Low-level coupling                   |
| Substrate clock voltage    | Vфsuв                     | 23.0  | 24.0 | 25.0  | Vp-р | 5                |                                      |

<sup>\*1</sup> Input the reset gate clock without applying a DC bias. In addition, the reset gate clock can also be driven with the following specifications.

| Item             | Symbol | Min. | Тур. | Max. | Unit | Waveform diagram | Remarks |
|------------------|--------|------|------|------|------|------------------|---------|
| Reset gate clock | VRGL   | -0.2 | 0    | 0.2  | V    | 4                |         |
| voltage          | Vφrg   | 8.5  | 9.0  | 9.5  | Vp-p | 4                |         |

# **Clock Equivalent Circuit Constant**

| Item                                           | Symbol         | Min. | Тур. | Max. | Unit              | Remarks |
|------------------------------------------------|----------------|------|------|------|-------------------|---------|
| Capacitance between vertical transfer clock    | Сф∨1, Сф∨3     |      | 1800 |      | pF                |         |
| and GND                                        | Сф∨2, Сф∨4     |      | 2200 |      | pF                |         |
| Capacitance between vertical transfer clocks   | СфV12, СфV34   |      | 450  |      | pF                |         |
| Capacitance between vertical transfer clocks   | Сф∨23, Сф∨41   |      | 270  |      | pF                |         |
| Capacitance between horizontal transfer clock  | Сфн1           |      | 64   |      | pF                |         |
| and GND                                        | Сфн2           |      | 62   |      | pF pF pF pF pF pF |         |
| Capacitance between horizontal transfer clocks | Сфнн           |      | 47   |      | pF                |         |
| Capacitance between reset gate clock and GND   | Сфкс           |      | 8    |      | pF                |         |
| Capacitance between substrate clock and GND    | Сфѕив          |      | 400  |      | pF                |         |
| Vertical transfer clock series resistor        | R1, R2, R3, R4 |      | 68   |      | Ω                 |         |
| Vertical transfer clock ground resistor        | RGND           |      | 15   |      | Ω                 |         |





Vertical transfer clock equivalent circuit

Horizontal transfer clock equivalent circuit

#### **Drive Clock Waveform Conditions**

# (1) Readout clock waveform



# (2) Vertical transfer clock waveform



VvH = (VvH1 + VvH2)/2

 $V_{VL} = (V_{VL3} + V_{VL4})/2$ 

 $V\phi V = VVHN - VVLN (n = 1 to 4)$ 

# (3) Horizontal transfer clock waveform



# (4) Reset gate clock waveform



VRGLH is the maximum value and VRGLL is the minimum value of the coupling waveform during the period from Point A in the above diagram until the rising edge of RG. In addition, VRGL is the average value of VRGLH and VRGLL.

$$V_{RGL} = (V_{RGLH} + V_{RGLL})/2$$

Assuming VRGH is the minimum value during the period twh, then:

$$V \phi RG = V RGH - V RGL$$

# (5) Substrate clock waveform



# **Clock Switching Characteristics**

|                              | Item                  | Symbol                |      | twh  |      |      | twl  |      | tr   |      | tf   |      |      | Unit | Domorko |                     |
|------------------------------|-----------------------|-----------------------|------|------|------|------|------|------|------|------|------|------|------|------|---------|---------------------|
|                              | пеш                   | Symbol                | Min. | Тур. | Мах. | Unit    | Remarks             |
| Re                           | adout clock           | VT                    | 2.3  | 2.5  |      |      |      |      | 0.5  |      |      | 0.5  |      |      | μs      | During readout      |
| Ve                           | rtical transfer<br>ck | Vφ1, Vφ2,<br>Vφ3, Vφ4 |      |      |      |      |      |      |      |      |      | 15   |      | 250  | ns      | *1                  |
| Horizontal<br>transfer clock | During imaging        | Нφ                    |      | 20   |      |      | 20   |      |      | 15   | 19   |      | 15   | 19   | ns      | *2                  |
| oriza<br>nsfer               | During parallel-      | Нф1                   |      | 5.38 |      |      |      |      |      | 0.01 |      |      | 0.01 |      | μs      |                     |
| tra                          | serial<br>conversion  | Нф2                   |      |      |      |      | 5.38 |      |      | 0.01 |      |      | 0.01 |      | μο      |                     |
| Re                           | set gate clock        | фRG                   | 11   | 13   |      |      | 51   |      |      | 3    |      |      | 3    |      | ns      |                     |
| Sul                          | bstrate clock         | фѕив                  | 1.5  | 1.8  |      |      |      |      |      |      | 0.5  |      |      | 0.5  | μs      | During drain charge |

<sup>\*1</sup> When vertical transfer clock driver CXD1267AN is used.

<sup>\*2</sup> tf  $\geq$  tr - 2ns.

| Item                      | Symbol                   |      | two  | Unit | Remarks |         |
|---------------------------|--------------------------|------|------|------|---------|---------|
| Item                      | Symbol                   | Min. | Тур. | Max. | Offic   | Remarks |
| Horizontal transfer clock | <b>Н</b> ф1, <b>Н</b> ф2 | 16   | 20   |      | ns      | *3      |

<sup>\*3</sup> The overlap period for twh and twl of horizontal transfer clocks  $H\phi_1$  and  $H\phi_2$  is two.

# **Image Sensor Characteristics**

 $(Ta = 25^{\circ}C)$ 

| Item                     | Symbol | Min. | Тур.    | Max.    | Unit | Measurement method | Remarks       |
|--------------------------|--------|------|---------|---------|------|--------------------|---------------|
| Sensitivity              | S      | 550  | 660     |         | mV   | 1                  |               |
| Saturation signal        | Ysat   | 720  |         |         | mV   | 2                  | Ta = 60°C     |
| Smear                    | Sm     |      | 0.00032 | 0.00056 | %    | 3                  |               |
| Video signal shading     | , LD   |      |         | 20      | %    | 4                  | Zone 0 and I  |
| Video signal shading     | SHy    |      |         | 25      | %    | 4                  | Zone 0 to II' |
| Uniformity between video | ΔSr    |      |         | 10      | %    | 5                  |               |
| signal channels          | ΔSb    |      |         | 10      | %    | 5                  |               |
| Dark signal              | Ydt    |      |         | 2       | mV   | 6                  | Ta = 60°C     |
| Dark signal shading      | ΔYdt   |      |         | 1       | mV   | 7                  | Ta = 60°C     |
| Flicker Y                | Fy     |      |         | 2       | %    | 8                  |               |
| Flicker R-Y              | Fcr    |      |         | 5       | %    | 8                  |               |
| Flicker B-Y              | Fcb    |      |         | 5       | %    | 8                  |               |
| Line crawl R             | Lcr    |      |         | 3       | %    | 9                  |               |
| Line crawl G             | Lcg    |      |         | 3       | %    | 9                  |               |
| Line crawl B             | Lcb    |      |         | 3       | %    | 9                  |               |
| Line crawl W             | Lcw    |      |         | 3       | %    | 9                  |               |
| Lag                      | Lag    |      |         | 0.5     | %    | 10                 |               |

# **Zone Definition of Video Signal Shading**



# **Measurement System**



Note) Adjust the amplifier gain so that the gain between [\*A] and [\*Y], and between [\*A] and [\*C] equals 1.

#### **Image Sensor Characteristics Measurement Method**

#### **Measurement conditions**

 In the following measurements, the device drive conditions are at the typical values of the bias and clock voltage conditions. (when used with substrate bias external adjustment, set the substrate voltage to the value indicated on the device.)

2) In the following measurements, spot blemishes are excluded and, unless otherwise specified, the optical black level (OB) is used as the reference for the signal output, which is taken as the value of Y signal output or chroma signal output of the measurement system.

#### Color coding of this image sensor & Composition of luminance (Y) and chroma (color difference) signals



As shown in the left figure, fields are read out. The charge is mixed by pairs such as A1 and A2 in the A field. (pairs such as B in the B field)

As a result, the sequence of charges output as signals from the horizontal shift register (Hreg) is, for line A1, (G + Cy), (Mg + Ye), (G + Cy), and (Mg + Ye).

These signals are processed to form the Y signal and chroma (color difference) signal. The Y signal is formed by adding adjacent signals, and the chroma signal is formed by subtracting adjacent signals. In other words, the approximation:

$$Y = \{(G + Cy) + (Mg + Ye)\} \times 1/2$$
  
= 1/2 {2B + 3G + 2R}

is used for the Y signal, and the approximation:

$$R - Y = \{(Mg + Ye) - (G + Cy)\}\$$
  
=  $\{2R - G\}$ 

is used for the chroma (color difference) signal. For line A2, the signals output from Hreg in sequence are

$$(Mg + Cy), (G + Ye), (Mg + Cy), (G + Ye).$$

The Y signal is formed from these signals as follows:

$$Y = \{(G + Ye) + (Mg + Cy)\} \times 1/2$$
  
= 1/2 {2B + 3G + 2R}

This is balanced since it is formed in the same way as for line A1.

In a like manner, the chroma (color difference) signal is approximated as follows:

$$-(B-Y) = \{(G + Ye) - (Mg + Cy)\}\$$
  
=  $-\{2B-G\}$ 

In other words, the chroma signal can be retrieved according to the sequence of lines from R - Y and - (B - Y) in alternation. This is also true for the B field.

#### Definition of standard imaging conditions

#### 1) Standard imaging condition I:

Use a pattern box (luminance 706cd/m², color temperature of 3200K halogen source) as a subject. (Pattern for evaluation is not applicable.) Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter and image at F5.6. The luminous intensity to the sensor receiving surface at this point is defined as the standard sensitivity testing luminous intensity.

#### 2) Standard imaging condition II:

Image a light source (color temperature of 3200K) with a uniformity of brightness within 2% at all angles. Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter. The luminous intensity is adjusted to the value indicated in each testing item by the lens diaphragm.

#### 1. Sensitivity

Set to standard imaging condition I. After selecting the electronic shutter mode with a shutter speed of 1/250s, measure the Y signal (Ys) at the center of the screen and substitute the value into the following formula.

$$S = Ys \times \frac{250}{50} [mV]$$

#### 2. Saturation signal

Set to standard imaging condition II. After adjusting the luminous intensity to 10 times the intensity with average value of the Y signal output, 200mV, measure the minimum value of the Y signal.

#### 3. Smear

Set to standard imaging condition II. With the lens diaphragm at F5.6 to F8, adjust the luminous intensity to 500 times the intensity with average value of the Y signal output, 200mV. When the readout clock is stopped and the charge drain is executed by the electronic shutter at the respective H blankings, measure the maximum value YSm [mV] of the Y signal output and substitute the value into the following formula.

$$Sm = \frac{YSm}{200} \times \frac{1}{500} \times \frac{1}{10} \times 100 \text{ [\%] (1/10V method conversion value)}$$

#### 4. Video signal shading

Set to standard imaging condition II. With the lens diaphragm at F5.6 to F8, adjust the luminous intensity so that the average value of the Y signal output is 200mV. Then measure the maximum (Ymax [mV]) and minimum (Ymin [mV]) values of the Y signal and substitute the values into the following formula.

SHy = 
$$(Ymax - Ymin)/200 \times 100 [\%]$$

#### 5. Uniformity between video signal channels

Set to standard imaging condition II. Adjust the luminous intensity so that the average value of the Y signal output is 200mV, and then measure the maximum (Crmax, Cbmax [mV]) and minimum (Crmin, Cbmin [mV]) values of the R - Y and B - Y channels of the chroma signal and substitute the values into the following formula.

$$\Delta Sr = | (Crmax - Crmin)/200 | \times 100 [\%]$$
  
 $\Delta Sb = | (Cbmax - Cbmin)/200 | \times 100 [\%]$ 

### 6. Dark signal

Measure the average value of the Y signal output (Ydt [mV]) with the device ambient temperature 60°C and the device in the light-obstructed state, using the horizontal idle transfer level as a reference.

#### 7. Dark signal shading

After measuring 6, measure the maximum (Ydmax [mV]) and minimum (Ydmin [mV]) values of the dark signal output and substitute the values into the following formula.

$$\Delta Ydt = Ydmax - Ydmin [mV]$$

#### 8. Flicker

1) Fy

Set to standard imaging condition II. Adjust the luminous intensity so that the average value of the Y signal output is 200mV, and then measure the difference in the signal level between fields ( $\Delta$ Yf [mV]). Then substitute the value into the following formula.

$$Fy = (\Delta Yf/200) \times 100 [\%]$$

#### 2) Fcr, Fcb

Set to standard imaging condition II. Adjust the luminous intensity so that the average value of the Y signal output is 200mV, insert an R or B filter, and then measure both the difference in the signal level between fields of the chroma signal ( $\Delta$ Cr,  $\Delta$ Cb) as well as the average value of the chroma signal output (CAr, CAb). Substitute the values into the following formula.

Fci = 
$$(\Delta \text{Ci/CAi}) \times 100 \text{ [\%]}$$
 (i = r, b)

#### 9. Line crawls

Set to standard imaging condition II. Adjust the luminous intensity so that the average value of the Y signal output is 200mV, and then insert a white subject and R, G, and B filters and measure the difference between Y signal lines for the same field ( $\Delta$ YIw,  $\Delta$ YIr,  $\Delta$ YIg,  $\Delta$ YIb [mV]). Substitute the values into the following formula.

Lci = 
$$(\Delta Y li/200) \times 100 [\%]$$
 (i = w, r, g, b)

#### 10. Lag

Adjust the Y signal output value generated by strobe light to 200mV. After setting the strobe light so that it strobes with the following timing, measure the residual signal (Ylag). Substitute the value into the following formula.

$$Lag = (Ylag/200) \times 100 [\%]$$



3.3/16

Vec TUOV ∞ ssV 7 ICX039DNB 9 ВD ιφΛ 2 фве **PSUB** 4 VDSUB ζфУ က ۱фН 16 15 εφΛ 0 ΖфН ¢φΛ 0.01 1/35V 22/16V Drive Circuit 1 (substrate bias internal generation mode) **)**|•|| 20 19 17 17 17 17 17 17 17 17 17 CXD1267AN 22/20V 10 +1(=== ŧ 15V H<sub>02</sub>

 $3.3/200 \pm \pm 0.01$ 





# **Spectral Sensitivity Characteristics**

# (Excludes lens characteristics and light source characteristics)



# **Sensor Readout Clock Timing Chart**







#### **Notes on Handling**

#### 1) Static charge prevention

CCD image sensors are easily damaged by static discharge. Before handling be sure to take the following protective measures.

- a) Either handle bare handed or use non-chargeable gloves, clothes or material. Also use conductive shoes
- b) When handling directly use an earth band.
- c) Install a conductive mat on the floor or working table to prevent the generation of static electricity.
- d) Ionized air is recommended for discharge when handling CCD image sensors.
- e) For the shipment of mounted substrates, use boxes treated for the prevention of static charges.

#### 2) Soldering

- a) Make sure the package temperature does not exceed 80°C.
- b) Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a grounded 30W soldering iron and solder each pin in less than 2 seconds. For repairs and remount, cool sufficiently.
- c) To dismount an image sensor, do not use solder suction equipment. When using an electric desoldering tool, use a thermal controller of the zero cross On/Off type and connect it to ground.

#### 3) Dust and dirt protection

Image sensors are packed and delivered by taking care of protecting its glass plates from harmful dust and dirt. Clean glass plates with the following operation as required, and use them.

- a) Operate in clean environments (around class 1000 is appropriate).
- b) Do not either touch glass plates by hand or have any object come in contact with glass surfaces. Should dirt stick to a glass surface, blow it off with an air blower. (For dirt stuck through static electricity ionized air is recommended.)
- c) Clean with a cotton bud and ethyl alcohol if grease stained. Be careful not to scratch the glass.
- d) Keep in a case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
- e) When protective tape is applied before shipping, just before use remove the tape applied for electrostatic protection. Do not reuse the tape.
- 4) Do not expose to strong light (sun rays) for long periods; color filters will be discolored. When high luminance objects are imaged with the exposure level control by electronic-iris, the luminance of the imageplane may become excessive and discolor of the color filter will possibly be accelerated. In such a case, it is advisable that taking-lens with the automatic-iris and closing of the shutter during the power-off mode should be properly arranged. For continuous using under cruel condition exceeding the normal using condition, consult our company.
- 5) Exposure to high temperature or high humidity will affect the characteristics. Accordingly avoid storage or usage in such conditions.
- 6) CCD image sensors are precise optical equipment that should not be subject to too much mechanical shocks.

GOLD PLATING

42 ALLOY

0.9g

PACKAGE WEIGHT LEAD MATERIAL

Unit: mm Package Outline

