## Transition-mode PFC controller

## Features

- Proprietary multiplier design for minimum THD
- Very accurate adjustable output overvoltage protection
■ Ultra-low $(30 \mu \mathrm{~A})$ Start-up current
■ Low ( 2.5 mA ) quiescent current
- Digital leading-edge blanking on current sense
- Disable function on E/A input

■ $1 \%$ ( @ $T_{J}=25^{\circ} \mathrm{C}$ ) internal reference voltage
■ -600/+800mA totem pole gate driver with active pull-down during UVLO and voltage clamp
■ DIP-8/SO-8 packages


## Applications

PFC pre-regulators for:
■ IEC61000-3-2 compliant SMPS (Flat TV, monitors, desktop PC, games)

■ HI-END AC-DC adapter/charger up to 400W

- Electronic ballast

■ Entry level server \& web server

Figure 1. Block diagram


Table 1. Device summary

| Order codes | Package | Packaging |
| :---: | :---: | :---: |
| L6562AN | DIP-8 | Tube |
| L6562AD | SO-8 | Tube |
| L6562ADTR | SO-8 | Tape \& Reel |

## Contents

1 Description ..... 3
2 Pin settings ..... 4
2.1 Pin connection ..... 4
2.2 Pin description ..... 4
3 Maximum ratings ..... 5
4 Thermal data ..... 5
5 Electrical characteristics ..... 6
6 Typical electrical characteristic ..... 9
7 Application information ..... 13
7.1 Overvoltage protection ..... 13
7.2 Disable function ..... 14
7.3 THD optimizer circuit ..... 14
7.4 Operating with no auxiliary winding on the boost inductor ..... 16
7.5 Comparison between the L6562A and the L6562 ..... 17
8 Application examples and ideas ..... 18
9 Package mechanical data ..... 22
10 Revision history ..... 25

## 1 Description

The L6562A is a current-mode PFC controller operating in Transition Mode (TM). Coming with the same pin-out as its predecessors L6561 and L6562, it offers improved performance.
The highly linear multiplier includes a special circuit, able to reduce AC input current distortion, that allows wide-range-mains operation with an extremely low THD, even over a large load range.

The output voltage is controlled by means of a voltage-mode error amplifier and an accurate $\left(1 \% @ T_{J}=25^{\circ} \mathrm{C}\right)$ internal voltage reference.
The device features extremely low consumption ( $60 \mu \mathrm{~A}$ max. before start-up and $<5 \mathrm{~mA}$ operating) and includes a disable function suitable for IC remote ON/OFF, which makes it easier to comply with energy saving requirements (Blue Angel, EnergyStar, Energy2000, etc.).
An effective two-step OVP enables to safely handle overvoltages either occurring at start-up or resulting from load disconnection.

The totem-pole output stage, capable of 600 mA source and 800 mA sink current, is suitable to drive high current MOSFETs or IGBTs. This, combined with the other features and the possibility to operate with the proprietary Fixed-Off-Time control, makes the device an excellent low-cost solution for EN61000-3-2 compliant SMPS in excess of 350W.

## 2 Pin settings

### 2.1 Pin connection

Figure 2. Pin connection (top view)
$\square$

### 2.2 Pin description

Table 2. Pin description

| Pin N | Name | Description |
| :---: | :---: | :--- |
| 1 | INV | Inverting input of the error amplifier. The information on the output voltage of <br> the PFC pre-regulator is fed into this pin through a resistor divider. The pin <br> doubles as an ON/OFF control input. |
| 2 | COMP | Output of the error amplifier. A compensation network is placed between this <br> pin and INV to achieve stability of the voltage control loop and ensure high <br> power factor and low THD. |
| 3 | MULT | Main input to the multiplier. This pin is connected to the rectified mains <br> voltage via a resistor divider and provides the sinusoidal reference to the <br> current loop. |
| 4 | CS | Input to the PWM comparator. The current flowing in the MOSFET is sensed <br> through a resistor, the resulting voltage is applied to this pin and compared <br> with an internal sinusoidal-shaped reference, generated by the multiplier, to <br> determine MOSFET's turn-off. The pin is equipped with 200 ns leading-edge <br> blanking for improved noise immunity. |
| 5 | ZCD | Boost inductor's demagnetization sensing input for transition-mode <br> operation. A negative-going edge triggers MOSFET's turn-on. |
| 6 | GND | Ground. Current return for both the signal part of the IC and the gate driver. |
| 7 | GD | Gate driver output. The totem pole output stage is able to drive power <br> MOSFET's and IGBT's with a peak current of 600 mA source and 800 mA <br> sink. The high-level voltage of this pin is clamped at about 12V to avoid <br> excessive gate voltages in case the pin is supplied with a high Vcc. |
| 8 | Vcc | Supply Voltage of both the signal part of the IC and the gate driver. The <br> supply voltage upper limit is extended to 22V min. to provide more headroom <br> for supply voltage changes. |

## 3 Maximum ratings

Table 3. Absolute maximum ratings

| Symbol | Pin | Parameter | Value | Unit |
| :---: | :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | 8 | IC supply voltage (I $\left.\mathrm{I}_{\mathrm{CC}} \leq 20 \mathrm{~mA}\right)$ | Self-limited | V |
| $\mathrm{I}_{\mathrm{GD}}$ | 7 | Output totem pole peak current | Self-limited | A |
| --- | 1 to 4 | Analog inputs \& outputs | -0.3 to 8 | V |
| $\mathrm{I}_{\mathrm{ZCD}}$ | 5 | Zero current detector max. current | $\pm 10$ | mA |

## 4 Thermal data

Table 4. Thermal data

| Symbol | Parameter | Value |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | SO8 | DIP8 |  |
| $\mathrm{R}_{\text {thJA }}$ | Max. Thermal Resistance, Junction-toambient | 150 | 100 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{P}_{\text {TOT }}$ | Power Dissipation @ $\mathrm{T}_{\mathrm{A}}=50^{\circ} \mathrm{C}$ | 0.65 | 1 | W |
| $\mathrm{T}_{J}$ | Junction Temperature Operating range | -40 to 150 |  | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to 150 |  | ${ }^{\circ} \mathrm{C}$ |

## 5 Electrical characteristics

Table 5. Electrical characteristics
$\left(-25^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{J}}<+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{C}_{0}=1 \mathrm{nF}\right.$; unless otherwise specified)

| Symbol | Parameter | Test condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Operating range | After turn-on | 10.5 |  | 22.5 | V |
| Vccon | Turn-on threshold | (1) | 11.7 | 12.5 | 13.3 | V |
| Vccoff | Turn-off threshold | (1) | 9.5 | 10 | 10.5 | V |
| Hys | Hysteresis |  | 2.2 |  | 2.8 | V |
| $\mathrm{V}_{\mathrm{Z}}$ | Zener Voltage | $\mathrm{I}_{\mathrm{CC}}=20 \mathrm{~mA}$ | 22.5 | 25 | 28 | V |
| Supply current |  |  |  |  |  |  |
| $\left.\right\|_{\text {start-up }}$ | Start-up current | Before turn-on, $\mathrm{V}_{\mathrm{CC}}=11 \mathrm{~V}$ |  | 30 | 60 | $\mu \mathrm{A}$ |
| $I_{q}$ | Quiescent current | After turn-on |  | 2.5 | 3.75 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Operating supply current | @ 70kHz |  | 3.5 | 5 | mA |
| $I_{\text {a }}$ | Quiescent current | During OVP (either static or dynamic) or $\mathrm{V}_{\mathrm{INV}} \leq 150 \mathrm{mV}$ |  | 1.7 | 2.2 | mA |
| Multiplier input |  |  |  |  |  |  |
| $\mathrm{I}_{\text {MULT }}$ | Input bias current | $\mathrm{V}_{\text {MULT }}=0$ to 4 V |  |  | -1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {MULT }}$ | Linear operation range |  | 0 to 3 |  |  | V |
| $\frac{\Delta \mathrm{V}_{\mathrm{cs}}}{\Delta \mathrm{~V}_{\mathrm{MULT}}}$ | Output max. slope | $\mathrm{V}_{\text {MULT }}=0$ to 1 V , <br> $\mathrm{V}_{\text {COMP }}=$ Upper clamp | 1 | 1.1 |  | V/V |
| K | Gain ${ }^{(2)}$ | $\mathrm{V}_{\text {MULT }}=1 \mathrm{~V}, \mathrm{~V}_{\text {COMP }}=4 \mathrm{~V}$, | 0.32 | 0.38 | 0.44 | V |
| Error amplifier |  |  |  |  |  |  |
| $\mathrm{V}_{\text {INV }}$ | Voltage feedback input threshold | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | 2.475 | 2.5 | 2.525 | V |
|  |  | $10.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<22.5 \mathrm{~V}^{(1)}$ | 2.455 |  | 2.545 |  |
|  | Line regulation | $\mathrm{V}_{C C}=10.5 \mathrm{~V}$ to 22.5 V |  | 2 | 5 | mV |
| IINV | Input bias current | $\mathrm{V}_{\text {INV }}=0$ to 3 V |  |  | -1 | $\mu \mathrm{A}$ |
| Gv | Voltage gain | Open loop | 60 | 80 |  | dB |
| GB | Gain-bandwidth product |  |  | 1 |  | MHz |
| $I_{\text {comp }}$ | Source current | $\mathrm{V}_{\text {COMP }}=4 \mathrm{~V}, \mathrm{~V}_{\text {INV }}=2.4 \mathrm{~V}$ | -2 | -3.5 | -5 | mA |
|  | Sink current | $\mathrm{V}_{\text {COMP }}=4 \mathrm{~V}, \mathrm{~V}_{\text {INV }}=2.6 \mathrm{~V}$ | 2.5 | 4.5 |  | mA |

Table 5. Electrical characteristics (continued)
$\left(-25^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{J}}<+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{C}_{\mathrm{o}}=1 \mathrm{nF}\right.$; unless otherwise specified)

| Symbol | Parameter | Test condition | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {COMP }}$ | Upper clamp voltage | I SOURCE $=0.5 \mathrm{~mA}$ | 5.3 | 5.7 | 6 | V |
|  | Lower clamp voltage | I SINK $=0.5 \mathrm{~mA}^{(1)}$ | 2.1 | 2.25 | 2.4 | V |
| $\mathrm{~V}_{\text {INVdis }}$ | Disable threshold |  | 150 | 200 | 250 | mV |
| $\mathrm{V}_{\text {INVen }}$ | Restart threshold |  | 380 | 450 | 520 | mV |

## Output overvoltage

| IovP | Dynamic OVP triggering <br> current |  | 23.5 | 27 | 30.5 | $\mu \mathrm{~A}$ |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| Hys | Hysteresis | $(3)$ |  | 20 |  | $\mu \mathrm{~A}$ |
|  | Static OVP threshold | $(1)$ | 2.1 | 2.25 | 2.4 | V |

## Current sense comparator

| $\mathrm{I}_{\mathrm{CS}}$ | Input bias current | $\mathrm{V}_{\text {CS }}=0$ |  |  | -1 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {LEB }}$ | Leading edge blanking |  | 100 | 200 | 300 | ns |
| $\mathrm{td}_{(\mathrm{H}-\mathrm{L})}$ | Delay to output |  |  | 175 |  | ns |
| $\mathrm{V}_{\mathrm{CS}}$ | Current sense clamp | $\mathrm{V}_{\text {COMP }}=$ Upper clamp, Vmult $=1.5 \mathrm{~V}$ | 1.0 | 1.08 | 1.16 | V |
| $\mathrm{Vcs}_{\text {offset }}$ | Current sense offset | $\mathrm{V}_{\text {MULT }}=0$ |  | 25 |  | mV |
|  |  | $\mathrm{V}_{\text {MULT }}=2.5 \mathrm{~V}$ |  | 5 |  |  |

Zero current detector

| $\mathrm{V}_{\mathrm{ZCDH}}$ | Upper clamp voltage | $\mathrm{I}_{\mathrm{ZCD}}=2.5 \mathrm{~mA}$ | 5.0 | 5.7 | 6.5 | V |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{ZCDL}}$ | Lower clamp voltage | $\mathrm{I}_{\mathrm{ZCD}}=-2.5 \mathrm{~mA}$ | -0.3 | 0 | 0.3 | V |
| $\mathrm{~V}_{\mathrm{ZCDA}}$ | Arming voltage <br> (positive-going edge) | $(3)$ |  | 1.4 |  | V |
| $\mathrm{~V}_{\mathrm{ZCDT}}$ | Triggering voltage <br> (negative-going edge) | $(3)$ | 0.7 |  | V |  |
| $\mathrm{I}_{\mathrm{ZCDb}}$ | Input bias current | $\mathrm{V}_{\mathrm{ZCD}}=1$ to 4.5V |  | 2 |  | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{ZCDsr}}$ | Source current capability |  | -2.5 |  |  | mA |
| $\mathrm{I}_{\mathrm{ZCDsnk}}$ | Sink current capability |  | 2.5 |  |  | mA |

## Starter

| $\mathrm{t}_{\text {START }}$ | Start timer period |  | 75 | 190 | 300 | $\mu \mathrm{~s}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Table 5. Electrical characteristics (continued)
$\left(-25^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{J}}<+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{C}_{0}=1 \mathrm{nF}\right.$; unless otherwise specified)

| Symbol | Parameter | Test condition | Min | Typ | Max | Unit |  |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Gate driver |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | Output low voltage | $\mathrm{I}_{\text {sink }}=100 \mathrm{~mA}$ |  | 0.6 | 1.2 | V |  |
| $\mathrm{~V}_{\text {OH }}$ | Output high voltage | $\mathrm{I}_{\text {source }}=5 \mathrm{~mA}$ | 9.8 | 10.3 |  | V |  |
| $\mathrm{I}_{\text {srcpk }}$ | Peak source current |  | -0.6 |  |  | A |  |
| $\mathrm{I}_{\text {snkpk }}$ | Peak sink current |  | 0.8 |  |  | A |  |
| $\mathrm{t}_{\mathrm{f}}$ | Voltage fall time |  |  | 30 | 70 | ns |  |
| $\mathrm{t}_{\mathrm{r}}$ | Voltage rise time |  |  | 60 | 110 | ns |  |
| $\mathrm{~V}_{\text {Oclamp }}$ | Output clamp voltage | $\mathrm{I}_{\text {source }}=5 \mathrm{~mA} ; \mathrm{Vcc}=20 \mathrm{~V}$ | 10 | 12 | 15 | V |  |
|  | UVLO saturation | Vcc $=0$ to $\mathrm{V}_{\text {CCon }}, \mathrm{I}_{\text {sink }}=2 \mathrm{~mA}$ |  |  | 1.1 | V |  |

1. All the parameters are in tracking
2. The multiplier output is given by: $\mathrm{V}_{\mathrm{CS}}=\mathrm{K} \cdot \mathrm{V}_{\text {MULT }} \cdot\left(\mathrm{V}_{\mathrm{COMP}}-2.5\right)$
3. Parameters guaranteed by design, functionality tested in production.

## 6 Typical electrical characteristic

Figure 3. Supply current vs supply voltage


Figure 4. Start-up \& UVLO vs $\mathbf{T}_{\mathbf{J}}$


Figure 5. IC consumption vs $\mathbf{T}_{\boldsymbol{J}}$


Figure 6. Vcc Zener voltage vs $\mathbf{T}_{\mathbf{J}}$


Figure 7. Feedback reference vs $\mathbf{T}_{\boldsymbol{J}}$


Figure 8. OVP current vs $\mathrm{T}_{\mathrm{J}}$


Figure 9. $E / A$ output clamp levels vs $T_{J}$ Figure 10. Delay-to-output vs $T_{J}$


Figure 11. Multiplier characteristic


Figure 12. Vcs clamp vs $\mathrm{T}_{\boldsymbol{J}}$


Figure 13. $Z C D$ clamp levels vs $T_{J}$


Figure 14. Start-up timer vs $\mathbf{T}_{\mathbf{J}}$


Figure 15. Gate-driver output low saturation


Figure 16. Gate-drive output high saturation


Figure 17. Gate-drive clamp vs $\mathbf{T}_{\boldsymbol{J}}$


Figure 18. Output gate drive low saturation vs $T_{J}$ during UVLO


## 7 Application information

### 7.1 Overvoltage protection

Under steady-state conditions, the voltage control loop keeps the output voltage Vo of a PFC pre-regulator close to its nominal value, set by the resistors R1 and R2 of the output divider. Neglecting ripple components, the current through R1, $\mathrm{I}_{\mathrm{R} 1}$, equals that through R2, $\mathrm{I}_{\mathrm{R} 2}$. Considering that the non-inverting input of the error amplifier is internally referenced at 2.5 V , also the voltage at pin INV will be 2.5 V , then:

## Equation 1

$$
I_{R 2}=I_{R 1}=\frac{2.5}{R 2}=\frac{V_{\mathrm{O}}-2.5}{\mathrm{R} 1}
$$

If the output voltage experiences an abrupt change $\Delta \mathrm{Vo}>0$ due to a load drop, the voltage at pin INV will be kept at 2.5 V by the local feedback of the error amplifier, a network connected between pins INV and COMP that introduces a long time constant to achieve high PF (this is why $\Delta \mathrm{Vo}$ can be large). As a result, the current through R 2 will remain equal to $2.5 / \mathrm{R}$ 2 but that through R1 will become:

## Equation 2

$$
\mathrm{I}_{\mathrm{R} 1}^{\prime}=\frac{\mathrm{V}_{\mathrm{O}}-2.5+\Delta \mathrm{V}_{\mathrm{O}}}{\mathrm{R} 1}
$$

The difference current $\Delta \mathrm{I}_{\mathrm{R} 1}=\mathrm{I}_{\mathrm{R} 1}{ }^{-I_{\mathrm{R} 2}}=\mathrm{I}_{\mathrm{R} 1}{ }^{-I_{\mathrm{R} 1}}=\Delta \mathrm{Vo} / \mathrm{R} 1$ will flow through the compensation network and enter the error amplifier output (pin COMP). This current is monitored inside the device and if it reaches about $24 \mu \mathrm{~A}$ the output voltage of the multiplier is forced to decrease, thus smoothly reducing the energy delivered to the output. As the current exceeds $27 \mu \mathrm{~A}$, the OVP is triggered (Dynamic OVP): the gate-drive is forced low to switch off the external power transistor and the IC put in an idle state. This condition is maintained until the current falls below approximately $7 \mu \mathrm{~A}$, which re-enables the internal starter and allows switching to restart. The output $\Delta \mathrm{Vo}$ that is able to trigger the Dynamic OVP function is then:

## Equation 3

$$
\Delta \mathrm{V}_{\mathrm{O}}=\mathrm{R} 1 \cdot 20 \cdot 10^{-6}
$$

An important advantage of this technique is that the OV level can be set independently of the regulated output voltage: the latter depends on the ratio of R1 to R2, the former on the individual value of R1. Another advantage is the precision: the tolerance of the detection current is $13 \%$, i.e. $13 \%$ tolerance on $\Delta \mathrm{Vo}$. Since $\Delta \mathrm{Vo} \ll \mathrm{Vo}$, the tolerance on the absolute value will be proportionally reduced.

Example: $\mathrm{Vo}=400 \mathrm{~V}, \Delta \mathrm{Vo}=40 \mathrm{~V}$. Then: $\mathrm{R} 1=40 \mathrm{~V} / 27 \mu \mathrm{~A} \approx 1.5 \mathrm{M} \Omega$;
$\mathrm{R} 2=1.5 \mathrm{M} \Omega \cdot 2.5 /(400-2.5)=9.43 \mathrm{k} \Omega$. The tolerance on the OVP level due to the L6562A will be $40 \cdot 0.13=5.3 \mathrm{~V}$, that is $\pm 1.2 \%$.

When the load of a PFC pre-regulator is very low, the output voltage tends to stay steadily above the nominal value, which cannot be handled by the Dynamic OVP. If this occurs, however, the error amplifier output will saturate low; hence, when this is detected the external power transistor is switched off and the IC put in an idle state (Static OVP). Normal operation is resumed as the error amplifier goes back into its linear region. As a result, the device will work in burst-mode, with a repetition rate that can be very low.

When either OVP is activated the quiescent consumption of the IC is reduced to minimize the discharge of the Vcc capacitor and increase the hold-up capability of the IC supply system.

### 7.2 Disable function

The INV pin doubles its function as a not-latched IC disable: a voltage below 0.2 V shuts down the IC and reduces its consumption at a lower value. To restart the IC, the voltage on the pin must exceed 0.45 V . The main usage of this function is a remote ON/OFF control input that can be driven by a PWM controller for power management purposes. However it also offers a certain degree of additional safety since it will cause the IC to shutdown in case the lower resistor of the output divider is shorted to ground or if the upper resistor is missing or fails open.

### 7.3 THD optimizer circuit

The device is equipped with a special circuit that reduces the conduction dead-angle occurring to the AC input current near the zero-crossings of the line voltage (crossover distortion). In this way the THD (Total Harmonic Distortion) of the current is considerably reduced.

A major cause of this distortion is the inability of the system to transfer energy effectively when the instantaneous line voltage is very low. This effect is magnified by the highfrequency filter capacitor placed after the bridge rectifier, which retains some residual voltage that causes the diodes of the bridge rectifier to be reverse-biased and the input current flow to temporarily stop.

Figure 19. THD optimization: standard TM PFC controller (left side) and L6562A (right side)


To overcome this issue the circuit embedded in the device forces the PFC pre-regulator to process more energy near the line voltage zero-crossings as compared to that commanded by the control loop. This will result in both minimizing the time interval where energy transfer is lacking and fully discharging the high-frequency filter capacitor after the bridge. The effect of the circuit is shown in figure 2, where the key waveforms of a standard TM PFC controller are compared to those of the L6562A.

Essentially, the circuit artificially increases the ON-time of the power switch with a positive offset added to the output of the multiplier in the proximity of the line voltage zero-crossings. This offset is reduced as the instantaneous line voltage increases, so that it becomes negligible as the line voltage moves toward the top of the sinusoid.

To maximally benefit from the THD optimizer circuit, the high-frequency filter capacitor after the bridge rectifier should be minimized, compatibly with EMI filtering needs. A large capacitance, in fact, introduces a conduction dead-angle of the AC input current in itself even with an ideal energy transfer by the PFC pre-regulator - thus making the action of the optimizer circuit little effective.

### 7.4 Operating with no auxiliary winding on the boost inductor

To generate the synchronization signal on the ZCD pin, the typical approach requires the connection between the pin and an auxiliary winding of the boost inductor through a limiting resistor. When the device is supplied by the cascaded DC-DC converter, it is necessary to introduce a supplementary winding to the PFC choke just to operate the ZCD pin.

Another solution could be implemented by simply connecting the ZCD pin to the drain of the power MOSFET through an R-C network as shown in figure 3: in this way the highfrequency edges experienced by the drain will be transferred to the ZCD pin, hence arming and triggering the ZCD comparator.

Also in this case the resistance value must be properly chosen to limit the current sourced/sunk by the ZCD pin. In typical applications with output voltages around 400V, recommended values for these components are 22 pF (or 33 pF ) for $\mathrm{C}_{Z C D}$ and 330 k for $\mathrm{R}_{\mathrm{ZCD}}$. With these values proper operation is guaranteed even with few volts difference between the regulated output voltage and the peak input voltage

Figure 20. ZCD pin synchronization without auxiliary winding


### 7.5 Comparison between the L6562A and the L6562

The L6562A is not a direct drop-in replacement of the L6562, even if both have the same pin-out. One function (Disable) has been relocated.
Table 2 compares the two devices, i.e. those parameters that may result in different values of the external components. The parameters that have the most significant impact on the design, i.e. that definitely require external component changes when converting an L6562based design to the L6562A, are highlighted in bold.

Table 6. L6562A vs. L6562

| Parameter | L6562 | L6562A |
| :--- | :---: | :---: |
| IC turn-on \& turn-off thresholds (typ.) | $12 / 9.5 \mathrm{~V}$ | $12.5 / 10 \mathrm{~V}$ |
| Turn-off threshold spread (max.) | $\pm 0.8 \mathrm{~V}$ | $\pm 0.5 \mathrm{~V}$ |
| IC consumption before start-up (max.) | 70 uA | 60 uA |
| Multiplier gain (typ.) | 0.6 | 0.38 |
| Current sense reference clamp (typ.) | $\mathbf{1 . 7} \mathbf{~ V}$ | $\mathbf{1 . 0 8} \mathbf{~ V}$ |
| Current sense propagation delay (delay-to-output) (typ.) | 200 ns | 175 ns |
| Dynamic OVP triggering current (typ.) | $\mathbf{4 0} \mathbf{u A}$ | $\mathbf{2 7} \mathbf{u A}$ |
| ZCD arm/trigger/clamp thresholds (typ.) | $2.1 / 1.4 / 0.7 \mathrm{~V}$ | $1.4 / 0.7 / 0 \mathrm{~V}$ |
| Enable threshold (typ.) | 0.3 V |  |
| Gate-driver internal drop (max.) | $0.45 \mathrm{~V}{ }^{(2)}$ |  |
| Leading-edge blanking on current sense | 2.6 V | 2.2 V |
| Reference voltage accuracy ( overall) | $\mathbf{N o}$ | Yes |

1. Function located on pin 5 (ZCD)
2. Function located on pin 1 (INV)

The lower value ( $-36 \%$ ) for the clamp level of the current sense reference voltage allows the use of a lower sense resistor for the same peak current, with a proportional reduction of the associated power dissipation. Essentially, the advantage is the reduction of the power dissipated in a single point (hotspot), which is a considerable benefit in applications where heat removal is critical, e.g. in adapters enclosed in a sealed plastic case. The lower value for the Dynamic OVP triggering current allows the use of a higher resistance value (+48\%) for the upper resistor of the divider sensing the output voltage of the PFC stage (keeping the same overvoltage level) with no significant increase of noise sensitivity. This reduction goes in favor of standby consumption in applications required to comply with energy saving regulations.

## 8 Application examples and ideas

Figure 21. Demo board EVL6562A-TM-80W, wide-range mains : electrical schematic


Figure 22. L6562A 80W TM PFC evaluation
Figure 23. L6562A 80W TM PFC evaluation board: compliance to JEIDA-MITI standard



Figure 24. Figure 3 - L6562A 80W TM PFC Evaluation board: Input Current waveform @ 230V-50Hz - 80W load

Figure 25. Figure 4- L6562A 80W TM PFC Evaluation board: Input Current waveform @100V-50Hz-80W load


Figure 26. L6562A 80W TM PFC evaluation board: Power Factor vs Vin


Figure 28. L6562A 80W TM PFC evaluation board: efficiency vs Vin


Figure 27. L6562A 80W TM PFC evaluation board: THD vs Vin


Figure 29. L6562A 80W TM PFC Evaluation board: Static Vout regulation vs Vin


Figure 30. Demo board EVL6562A-400W, wide-range mains, FOT: electrical schematic


## 9 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com

Table 7. DIP-8 mechanical data

| Dim. | mm |  |  | Inch |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A |  | 3.32 |  |  | 0.131 |  |
|  |  |  |  |  |  |  |
| a1 | 0.51 |  |  | 0.020 |  |  |
| B | 1.15 |  | 1.65 | 0.045 |  | 0.065 |
| b | 0.356 |  | 0.55 | 0.014 |  | 0.022 |
| b1 | 0.204 |  | 0.304 | 0.008 |  | 0.012 |
| D |  |  | 10.92 |  | 0.430 |  |
| E | 7.95 |  | 9.75 | 0.313 |  | 0.384 |
| e |  | 2.54 |  |  | 0.100 |  |
| e3 |  | 7.62 |  |  | 0.300 |  |
| e4 |  | 7.62 |  |  | 0.300 |  |
| F |  |  | 6.6 |  |  | 0.260 |
| I |  |  | 5.08 |  |  | 0.200 |
| L | 3.18 |  | 3.81 | 0.125 |  | 0.150 |
| Z |  |  | 1.52 |  |  | 0.060 |

Figure 31. Package dimensions


Table 8. SO-8 mechanical data

| Dim. | mm. |  |  | inch |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 1.35 |  | 1.75 | 0.053 |  | 0.069 |
| A1 | 0.10 |  | 0.25 | 0.004 |  | 0.010 |
| A2 | 1.10 |  | 1.65 | 0.043 |  | 0.065 |
| B | 0.33 |  | 0.51 | 0.013 |  | 0.020 |
| C | 0.19 |  | 0.25 | 0.007 |  | 0.010 |
| $\mathrm{D}^{(1)}$ | 4.80 |  | 5.00 | 0.189 |  | 0.197 |
| E | 3.80 |  | 4.00 | 0.15 |  | 0.157 |
| e |  | 1.27 |  |  | 0.050 |  |
| H | 5.80 |  | 6.20 | 0.228 |  | 0.244 |
| h | 0.25 |  | 0.50 | 0.010 |  | 0.020 |
| L | 0.40 |  | 1.27 | 0.016 |  | 0.050 |
| k | $0^{\circ}$ (min.), $8^{\circ}$ (max.) |  |  |  |  |  |
| ddd |  |  | 0.10 |  |  | 0.004 |

1. Dimensions $D$ does not include mold flash, protru-sions or gate burrs. Mold flash, potrusions or gate burrs shall not exceed 0.15 mm (.006inch) in total (both side).

Figure 32. Package dimensions


## 10 Revision history

Table 9. Revision history

| Date | Revision | Changes |
| :---: | :---: | :--- |
| 03-Mar-2007 | 1 | First release |
| 28-Jun-2007 | 2 | Updated electrical characteristics |
| 07-Aug-2007 | 3 | Added Chapter 6: Typical electrical characteristic on page 9 |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.
All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com

