#### **FEATURES** - DDR3 Integrated Module [iMOD]: - VDD=VDDQ=1.35V -0.0675V/+0.1V - 1.35V center-terminated, push/pull I/O - Package: 16mm x 22mm x 1.2mm, 13 x 21 matrix w/ 271balls - Matrix ball pitch: 1.00mm - Space saving footprint - ☐ Thermally enhanced, Impedance matched, integrated packaging - ☐ Differential, bi-directional data strobe - 8n-bit prefetch architecture - 8 internal banks (per word, 4 words integrated in package) - Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals. - ☐ Programmable CAS (READ) latency (CL): 9, 11, and 13 - □ CAS (WRITE) latency (CWL): 9, 11, and 13 - ☐ Fixed burst length (BL) of 8 and burst chop (BC) of 4 - Selectable BC4 or BL8 on-the-fly (OTF) - Self/Auto Refresh modes - Operating Temperature Range (ambient temp=TA) - Industrial: -40°C to 85°C supporting SELF & AUTO REFRESH - Extended: -40°C to 105°C; manual REFRESH only - Mil-Temp: -55°C to 125°C; manual REFRESH only - CORE clocking frequencies: 667, 800, 933 MHz - Data Transfer Rates: 1333, 1600, 1866 Mbps - Write leveling - Multipurpose register - Output Driver Calibration #### **Benefits** - Board area savings with surface mount friendly pitch (1.00mm) - Reduced interconnect routing - ☐ Reduced trace lengths due to the highly integrated, impedance matched packaging - □ Thermally enhanced packaging technology allow silicon integration without performance degradation due to power dissipation (heat) - ☐ High TCE organic laminate interposer for improved glass stability over a wide operating temperature - Suitability of use in High Reliability applications requiring Mil-temp, nonhermetic device operation \*Note: This integrated product and/or its specifications are subject to change without notice. Latest document should be retrieved from LDI prior to your design consideration. | iMOD Part Information | | | | | | | | | | |-----------------------|-------------|--|--|--|--|--|--|--|--| | ORDER NUMBER | Speed Grade | | | | | | | | | | L9D3256M32DBG2x107 | DDR3-1866 | | | | | | | | | | L9D3256M32DBG2x125 | DDR3-1600 | | | | | | | | | | L9D3256M32DBG2x15 | DDR3-1333 | | | | | | | | | | L9D3512M32DBG2x107 | DDR3-1866 | | | | | | | | | | L9D3512M32DBG2x125 | DDR3-1600 | | | | | | | | | | L9D3512M32DBG2x15 | DDR3-1333 | | | | | | | | | | PKG FOOTPRINT | I/O | Рітсн | Pkg No. | |---------------|-----|--------|---------| | 16mm x 22mm | 271 | 1.00mm | BG2 | #### **FEATURES** | TABLE 1: ADDRESSING | | |---------------------|--------------------------------| | Parameter | 2 x 256-512 Meg x 32 | | Configuration | 2 x 32 Meg x 8 banks x 32 bits | | Refresh Count | 8K | | ROW Addressing | 32K (A[14:0]) | | Bank Addressing | 8 (BA[2:0]) | | Column Addressing | 1K (A[9:0]) / 2K (A[10:0]) | | | 256 M 512M | #### **STATE DIAGRAM** #### **FUNCTIONAL DESCRIPTION** The DDR3 SDRAM uses double data rate architecture to achieve high speed operation. The double data rate (DDR) architecture is an 8n prefetch with an interface designed to transfer two data words per clock cycle at the I/O pins. A single READ or WRITE access for the DDR3 SDRAM consists of a single 8n-bit-wide, one-clock-cycle data transfer at the internal memory core and eight corresponding n-bit-wide, one-half-clock-cycle data transfer at the I/O pin. The differential strobes (LDQSx, LDQSx\, UDQSx, UDQSx\) are transmitted externally, along with data, for use in data capture at the DDR3 SDRAM input receiver. DQS is center-aligned with data for WRITEs. The READ data is transmitted by the DDR3 SDRAM and edge-aligned to the data strobes. The DDR3 SDRAM operates from a differential clock (CKx, CKx\). The crossing of CK going HIGH and CK\ going LOW is referred to as the positive edge of Clock (CK). Control, Command, and Address signals are registered at every positive edge of CK. Input data is registered on the first rising edge of DQS after the WRITE preamble, and output data is referenced on the first rising edge of DQS after the READ preamble. READ and WRITE accesses to the DDR3 SDRAM are burst-oriented. Accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVATE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVATE command are used to select the bank and the starting column location for the burst access. DDR3 SDRAM devices use READ and WRITE BL8 and BC4. An AUTO PRECHARGE function may be enabled to provide a self-timed ROW PRECHARGE that is initiated at the end of the burst access. As with standard DDR SDRAM devices, the pipelined, multi-bank architecture of the DDR3 SDRAM allows for concurrent operation, thereby providing high bandwidth by hiding ROW PRECHARGE and ACTIVATION time. A SELF REFRESH mode is provided for all temperature grade offerings along with AUTO SELF REFRESH for Industrial product, as well as, power-saving, POWER-DOWN mode. #### INDUSTRIAL TEMPERATURE The industrial temperature (I) device requires the ambient temperature not exceed -40°C or +85°C. JEDEC specifications require the REFRESH rate to double when Ta exceeds +85°C; this also requires use of the high-temperature SELF REFRESH option. Additionally, ODT resistance and the INPUT/OUTPUT impedance must be derated when the Ta is <0°C or >+85°C. #### **EXTENDED TEMPERATURE** The Extended temperature (E) device requires the ambient temperature not exceed -40°C or +105°C. JEDEC specifications require the refresh rate to double when Ta exceeds +85°C; this also requires use of the high-temperature SELF REFRESH option. Additionally, ODT resistance and the INPUT/OUTPUT impedance must be derated when the Ta is <0°C or >85°C. #### MILITARY, EXTREME OPERATING TEMPERATURE The Mil-Temp (M) device requires the ambient temperature not exceed -55°C or +125°C. JEDEC requires the REFRESH rate double when TA exceeds +85°C and LDI recommends an additional derating as specified in this document as to properly maintain the DRAM core cell charge at temperatures above TA>105°C. #### **BALL /SIGNAL LOCATION (PBGA)** #### FIGURE 4 - PINOUT TOP VIEW 1 2 3 4 5 6 7 8 9 10 11 12 13 Α VssQ VnnQ VssO VnnQ VssO VnnO VssO A14A A13A A8A Α В DQ9A DQS1A DQS1A# DQ13A DQ15A DQ14A DQ12A A9A A11A A7A A6A A2A В DQ10A С C DO11A DO8A DOOA DO2A DQ3A DO1A Vss RFU A4A A5A A1A A3A D DM0A D VDDQ VssQ VDDQ **VDDQ** VssQ VDDQ A12A Ε Е DQ4A DQ6A DQ7A DQ5A BA0A BA2A VssQ Vpp RESETA DQS0A# DOS0A Vss Vpp F F DQ20A DQ22A DQ23A DQ21A DQS2A# DQS2A VDDQCSA1# /REFCA CSA0# Vss G VssQ VssQ VssQ VssQ RFU A10A WEA# ODTA CKEA G **VDDQ VDDQ VDDQ** DQ18A DQ17A DQ26A DQ24A DQ16A DQ19A VDD REFDQ CASA# Н Vss Н Vss DQ27A DO25A DQS3A DQS3A# DQ29A DQ31A RASA# CLKA# Vss K K VssQ Vss DM2A **DM3A** VnnQ VssQ VnnQ VssQ VnnQ VnnQ Vss DO28A DQ30A DQ28B DQ30B Vss VDD Vss VDD Vss VDD VDD Vss L М VssQ VssQ VssQ VnnQ VssQ Vss Vss Vpp DM2B DM3B М VnnQ VonQ Ν DQ27B DQ25B DQS3B DQS3B# DQ29B DQ31B Vss RASB# CLKB# Vss Ν Р Р DQ26B DQ24B DQ16B DQ18B DQ19B DQ17B VDD Vss REFDQE Vss CASB# CLKB VDD R VDDQ VssQ **VDDQ** VssQ **VDDQ** VssQ **VDDQ** RFU A<sub>10</sub>B WEB# **ODTB CKEB** R DQ20B DQ22B DQ23B DQ21B CSB0# DQS2B# DQS2B VssQ CSB1# REFCAI Vss U П DQ4B DQ6B DQ7B DQ5B DQS0B# DQS0B VDDQ RESETE BA0B BA2B A12B DM0B VssQ VDDQ VssQ VDDQ VssQ VssQ DQ11B DQ10B DQ8B DQ0B DQ2B DQ3B DQ1B RFU A4B A5B A1B АЗВ W W DQ14B DQ9B DQ13B DQ15B DQ12B A9B A11B A7B A6B A2B DQS1B DQS1B# VDD Υ VDDQ A14B A13B A8B AA AΑ 1 2 3 4 6 8 9 10 13 GND (Core) V + (Core Power) Data IO Address GND (I/O) V + (I/O Power) Level REF RFU VSSDLL VDDDLL CNTRL 271BGA-1.00MM PITCH - X64, SCB | <b>Ball Assignments</b> | Symbol | Туре | Description | |-------------------------|----------------------------|-------|--------------------------------------------------------------------------------------------------------| | A9, A10, A11, B9, B10, | A0A, A1A, | Input | Address Inputs: Provide the ROW address for ACTIVATE commands, and the column address | | | A2A, A3A, | input | and auto precharge bit (A10) for READY/WRITE commands, to select one location out of the | | B11, B12, B13, C9, C10, | | | memory array in the respective bank. Ato sampled during a PRECHARGE command determines | | C11, C12, C13, D9, D11, | A4A, A5A, | | | | G10 | <b>A</b> 6A, <b>A</b> 7A, | | whether the PRECHARGE applies to one bank (A <sub>10</sub> LOW), bank selected by BA[2:0] or all banks | | | <b>A</b> 8A, <b>A</b> 9A, | | (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command. | | | A10A /AP, | | Address inputs are referenced to VrefCA. A12/BC#: when enabled in the mode register (MR), A12 | | | A11A, A12A/ | | is sampled during READ and WRITE commands to determine whether burst chop, LOW = BC4 | | | BC, A13A, | | burst chop). | | | <b>A</b> 14A, <b>A</b> 15A | | | | D12, E10, E11 | BA0A, BA1A, | Input | Bank Address Inputs: BA[2:0] define the bank to which an ACTIVATE, READ, WRITE, or | | | BA <sub>2</sub> A | | PRECHARGE command is being applied. BA[2:0] define which mode register (MRo, MR1, MR2, o | | | | | MR <sub>3</sub> ) is loaded during the LOAD MODE command. BA[2:0] are referenced to VrefCA. | | H12, J12 | CLKAx, | Input | Clock: CLKx and CLKx# are differential clock inputs, one differential pair per WORD, four WORD | | | CLKAx# | | contained in the L9D3xxG64 product. All control and address input signals are sampled on the | | | | | crossing of the positive edge of CLKx and the negative edge of CLKx#. Output data strobes | | | | | (DQSx/DQSx#) is referenced to the crossing of CLKx and CLKx#. | | G13 | CKEA | Input | Clock Enable: CKE enables and disables internal circuitry and clocks on the SDRAM. The | | | | | specific circuitry that is enabled/disabled is dependent upon the DDR3 SDRAM configuration and | | | | | operating mode. Taking CKE LOW provides PRECHARGE power-down and SELF REFRESH | | | | | operations (all banks idle), or active power-down (row active in any bank). CKE is synchronous | | | | | for power-down entry and exit and for self refresh entry. CKE is asynchronous for self refresh | | | | | exit. Input buffers (excluding CLKx, CLKx#, CKE, RESET#, and ODT) are disabled during SELF | | | | | REFRESH. CKE is referenced to VrefCA. | | F11 | CSA# | Input | Chip Select: CS# enables (registered LOW) and disables the command decoder. All commands | | | | | are masked when CS# is registered HIGH. CS# provides for external rank selection on systems | | | | | with multiple ranks. CS# is considered part of the command code. CS# is referenced to VrefCA. | | D10, D13, K12, K13, | DMxA | Input | Input Data Mask: DMx is the byte wide data mask for the respective 8-bit data fields. The data | | , , , | | - | mask input, masks WRITE data. Byte data is masked when DMx is sampled HIGH. DMx pins are | | | | | structured as inputs only, the pins electrical loading is designed to match that of the DQ, DQSx, | | | | | DQSx# pins. | | | | | | | J11 | RASA# | Input | ROW Address Strobe/Select: Defines the command being entered along CAS#, WE#, and CS#. | | 011 | ΠΑΟΑπ | put | This input pin is referenced to VrefCA. | | H11 | CASA# | Input | COLUMN Address Strobe/Select: Defines the command being entered along with RAS#, WE#, | | пп | UASA# | mput | and CS#. This input pin is referenced to VrefCA. | | 044 | \\/ = A # | Incut | | | G11 | WEA# | Input | WRITE Enable Input: Defines the command being entered along with CAS#, RAS#, and CS#. | | | | | This input pin is referenced to VrefCA. | | Table 2 - Ball/Sig | GNAL LOCATIO | N AND | Description Continued | |-------------------------|--------------------|------------------|------------------------------------------------------------------------------------------------------------| | Ball Assignments | Symbol | Туре | Description | | G12 | ODTA | Input | On-Die Termination: ODT enables (when registered HIGH) and disables termination resis- | | | | | tance internal to the DDR3 SDRAM. When enabled in normal operation, ODT is only applied | | | | | to each of the following signals: DQ[63:0], DQSx#, and DMx. The ODT input is ignored if | | | | | disabled via the LOAD MODE register command. ODT is referenced to VrefCA. | | | | | | | E9 | RESETA# | Input | RESET: An input control pin, active LOW referenced to Vss. The RESET# input receiver is | | | | | a CMOS input defined as a rail to rail signal with DC HIGH $\geq 0.8~x~\text{Vdd}$ and DC LOW $\leq 0.2~x$ | | | | | VDDQ. RESET# assertion and de-assertion are asynchronous. | | E5, E6, F5, F6 | DQSxA, | Input | Data Strobe Byte (per WORD): Output, edge-aligned with READ data. Input, center-aligned | | B2, B3, J3, J4 | DQSxA# | | with WRITE data. | | | | | | | | | | | | C4, C5, C6, C7, E1, E2, | DQ0A, DQ1A, | I/O | Data Input/Output: LOW Byte, LOW WORD (WORD 1). Pin referenced to VrefDQ. | | E3, E4 | DQ2A, DQ3A, | | | | | DQ4A, DQ5A, | | | | | DQ6A, DQ7A | | | | B1, B4, B5, B6, B7, C1, | DQ8A, DQ9A, | I/O | Data Input/Output: HIGH Byte, LOW WORD (WORD 1). Pin referenced to VrefDQ. | | C2, C3 | DQ10A, DQ11A, | | | | | DQ12A, DQ13A, | | | | | DQ14A, DQ15A | | | | F1, F2, F3, F4, H3, H4, | DQ16A, DQ17A, | I/O | Data Input/Output: LOW Byte, WORD 2. Pin referenced to VrefDQ. | | H5, H6 | DQ18A, DQ19A, | | | | | DQ20A, DQ21A, | | | | | DQ22A, DQ23A | | | | H1, H2, J1, J2, J5, J6, | DQ24A, DQ25A, | I/O | Data Input/Output: HIGH Byte, WORD 2. Pin referenced to VrefDQ. | | L1, L2 | DQ26A, DQ27A, | | | | | DQ28A, DQ29A, | | | | | DQ30A, DQ31A | | | | K9 | Vssdlla | | Ground for DLL | | J9 | VDDDLLA | 0 | Supply for DLL Voltage Reference CORE: VrefCA must be maintained at all times | | F10<br>H9 | VrefCAA<br>VrefDAA | Supply<br>Supply | Voltage Reference I/O: VrefDQ must be maintained at all times. | | ПЭ | VICIDAA | Supply | 1 Stage 1. 18. 18. 18. 18. 18. 18. 18. 18. 18. | | | | | | | | | | | | | | | | | | | | | | Table 2 - Ball/Si | GNAL LOCA | TION A | ND DESCRIPTION CONTINUED | |------------------------|----------------------------|--------|---------------------------------------------------------------------------------------------------| | Ball Assignments | Symbol | Туре | Description L | | R10, V9, V11, W9, W10, | <b>А</b> 0В, <b>А</b> 1В, | Input | Address Inputs: Provide the ROW address for ACTIVATE commands, and the column address | | W11, W12, W13, Y9, | <b>А</b> 2В, <b>А</b> 3В, | | and auto precharge bit (A10) for READY/WRITE commands, to select one location out of the | | Y10, Y11, Y12, Y13, | <b>А</b> 4в, <b>А</b> 5в, | | memory array in the respective bank. A10 sampled during a PRECHARGE command determines | | AA9, AA10. AA11 | <b>А</b> 6в, <b>А</b> 7в, | | whether the PRECHARGE applies to one bank (A10 LOW), bank selected by BA[2:0] or all banks | | | <b>А</b> 8В, <b>А</b> 9В, | | (A <sub>10</sub> HIGH). The address inputs also provide the op-code during a LOAD MODE command. | | | A10B /AP, | | Address inputs are referenced to VrefCA. A12/BC#: when enabled in the mode register (MR), A12 | | | A11B, A12B/ | | is sampled during READ and WRITE commands to determine whether burst chop, LOW = BC4 | | | BC, A13B, | | burst chop). | | | <b>A</b> 14B, <b>A</b> 15B | | | | U10, U11, V12 | ВАов, ВА1в, | Input | Bank Address Inputs: BA[2:0] define the bank to which an ACTIVATE, READ, WRITE, or | | | ВА2в | | PRECHARGE command is being applied. BA[2:0] define which mode register (MRo, MR1, MR2, or | | | | | MR <sub>3</sub> ) is loaded during the LOAD MODE command. BA[2:0] are referenced to VrefCA. | | N12, P12 | CLKBx, | Input | Clock: CLKx and CLKx# are differential clock inputs, one differential pair per WORD, four WORDs | | | CLKBx# | | contained in the L9D3xxG64 product. All control and address input signals are sampled on the | | | | | crossing of the positive edge of CLKx and the negative edge of CLKx#. Output data strobes | | | | | (DQSx/DQSx#) is referenced to the crossing of CLKx and CLKx#. | | R13 | CKEB | Input | Clock Enable: CKE enables and disables internal circuitry and clocks on the SDRAM. The | | | | | specific circuitry that is enabled/disabled is dependent upon the DDR3 SDRAM configuration and | | | | | operating mode. Taking CKE LOW provides PRECHARGE power-down and SELF REFRESH | | | | | operations (all banks idle), or active power-down (row active in any bank). CKE is synchronous | | | | | for power-down entry and exit and for self refresh entry. CKE is asynchronous for self refresh | | | | | exit. Input buffers (excluding CLKx, CLKx#, CKE, RESET#, and ODT) are disabled during SELF | | | | | REFRESH. CKE is referenced to VrefCA. | | T11 | CSB# | Input | Chip Select: CS# enables (registered LOW) and disables the command decoder. All commands | | | | | are masked when CS# is registered HIGH. CS# provides for external rank selection on systems | | | | | with multiple ranks. CS# is considered part of the command code. CS# is referenced to VrefCA. | | M12, M13, V10, V13 | DMxB, | Input | Input Data Mask: DMx is the byte wide data mask for the respective 8-bit data fields. The data | | | | | mask input, masks WRITE data. Byte data is masked when DMx is sampled HIGH. DMx pins are | | | | | structured as inputs only, the pins electrical loading is designed to match that of the DQ, DQSx, | | | | | DQSx# pins. | | | | | | | N11 | RASB# | Input | ROW Address Strobe/Select: Defines the command being entered along CAS#, WE#, and CS#. | | | | | This input pin is referenced to VrefCA. | | P11 | CASB# | Input | COLUMN Address Strobe/Select: Defines the command being entered along with RAS#, WE#, | | | | | and CS#. This input pin is referenced to VrefCA. | | R11 | WEB# | Input | WRITE Enable Input: Defines the command being entered along with CAS#, RAS#,, and CS#. | | | | | This input pin is referenced to VrefCA. | | | | | | | | | | Description Continued | |-------------------------|------------------------------|--------|--------------------------------------------------------------------------------------------------------| | Ball Assignments | Symbol | Туре | Description | | R12 | ODTB | Input | On-Die Termination: ODT enables (when registered HIGH) and disables termination resis- | | | | | tance internal to the DDR3 SDRAM. When enabled in normal operation, ODT is only applied | | | | | to each of the following signals: DQ[63:0], DQSx#, and DMx. The ODT input is ignored if | | | | | disabled via the LOAD MODE register command. ODT is referenced to VrefCA. | | | | | | | U9 | RESETB# | Input | RESET: An input control pin, active LOW referenced to Vss. The RESET# input receiver is | | | | | a CMOS input defined as a rail to rail signal with DC HIGH $\geq 0.8~x~V_{DD}$ and DC LOW $\leq 0.2~x$ | | | | | VDDQ. RESET# assertion and de-assertion are asynchronous. | | T5, T6, U5, U6 | DQSxB, | Input | Data Strobe, Byte (per WORD): Output, edge-aligned with READ data. Input, center-aligned | | N3, N4, Y2, Y3 | DQSxB# | | with WRITE data. | | | | | | | | | | | | U1, U2, U3. U4, W4, W5, | DQ0B, DQ1B, | I/O | Data Input/Output: LOW Byte, LOW WORD (WORD 1). Pin referenced to VrefDQ. | | W6, W7 | DQ2B, DQ3B, | | | | | DQ4B, DQ5B, | | | | | <b>DQ</b> 6B, <b>DQ</b> 7B | | | | W1, W2, W3, Y1, Y4, Y5, | DQ8B, DQ9B, | I/O | Data Input/Output: HIGH Byte, LOW WORD (WORD 1). Pin referenced to VrefDQ. | | Y6, Y7 | DQ10B, DQ11B, | | | | | DQ12B, DQ13B, | | | | | DQ14B, DQ15B | | | | P3, P4, P5, P6, T1, T2, | DQ16B, DQ17B, | I/O | Data Input/Output: LOW Byte, WORD 2. Pin referenced to VrefDQ. | | T3, T4 | DQ18B, DQ19B, | | | | | DQ20B, DQ21B, | | | | | DQ22B, DQ23B | | | | L3, L4, N1, N2, N5, N6, | DQ24B, DQ25B, | I/O | Data Input/Output: HIGH Byte, WORD 2. Pin referenced to VrefDQ. | | P1, P2 | DQ26B, DQ27B, | | | | | DQ28B, DQ29B, | | | | | <b>DQ</b> 30B, <b>DQ</b> 31B | | | | M9 | Vssdllb | | Ground for DLL | | N9 | VDDDLLB | | Supply for DLL | | T10 | VrefCAB | Supply | Voltage Reference CORE: VrefCA must be maintained at all times | | P9 | VrefDAB | Supply | Voltage Reference I/O: VrefDQ must be maintained at all times. | | | | | | | | | | | | | | | | | | | | | | TABLE 2 - BALL/SI | GNAL LOC | ATION AI | ND DESCRIPTION CONTINUED | |----------------------------------------------------|-------------|----------|-----------------------------------------------------------------| | Ball Assignments | Symbol | Туре | Description | | A12, B8, D8, E8, E13, | <b>V</b> DD | Supply | Power Supply: 1.35V ± 0.0675V | | F12, G8, H7, H13, J8, | | | | | J10, K11, L6, L8, L10, | | | | | L12, M11, N8, N10, P7, | | | | | P13, R8, T12, U8, U13, | | | | | V8, Y8, AA12 | | | | | A2, A4, A6, D1, D3, D5, | VDDQ | Supply | Data I/O Supply: 1.35V ± 0.0675V | | D7, F7, G2, G4, G6, K1, | | | | | K3, K5, K7, M2, M4, M6, | | | | | R1, R3, R5, R7, U7, V2, | | | | | V4, V6, AA1, AA3, AA5, | | | | | AA7 | | | | | A8, A13, C8, E12, F8, | Vss | Supply | Ground | | F13, H8, H10, J7, J13, | | | | | K8, K10, L5, L7, L9, L11, | | | | | L13, M8, M10, N7, N13, | | | | | P8, P10, T8, T13, U12, | | | | | W8, AA8, AA13 | | | | | A1, A3, A5, A7, D2, D4, | | 0 | | | D6, E7, G1, G3, G5, G7, | VssQ | Supply | Data I/O Ground: Isolated from Core for improved noise immunity | | K2, K4, K6, M1, M3, M5,<br>M7, R2, R4, R6, T7, V1, | | | | | V3, V5, V7, AA2, AA4, | | | | | AA6 | | | | | | | | | | F9, G9, R9, T9 | RFU | | Reserved for Future Use | | | | | | | | | | | | | | | | | | | | | | TABLE 3: ABSOLUTE N | ABLE 3: ABSOLUTE MAXIMUM RATINGS | | | | | | | | | | | | | | |---------------------|--------------------------------------------------------------|------|------|-------|-------|--|--|--|--|--|--|--|--|--| | Symbol | Parameter | MIN | MAX | UNITS | NOTES | | | | | | | | | | | V <sub>DD</sub> | V <sub>DD</sub> Supply Voltage relative to V <sub>SS</sub> | -0.4 | 1.78 | V | 1 | | | | | | | | | | | VddQ | V <sub>DD</sub> Supply Voltage relative to V <sub>SS</sub> Q | -0.4 | 1.78 | V | 1 | | | | | | | | | | | VIN, VOUT | Voltage on any pin relative to Vss | -0.4 | 1.78 | V | 1 | | | | | | | | | | | Talndustrial | Operating Ambient Temperature | -40 | 85 | °C | 2,3 | | | | | | | | | | | TaExtended | Operating Ambient Temperature | -40 | 105 | °C | 2,3 | | | | | | | | | | | TaMiltemp | Operating Ambient Case Temperature | -55 | 125 | °C | 2,3 | | | | | | | | | | | Tstg | Storage Temperature | -55 | 150 | °C | 2,3 | | | | | | | | | | #### NOTES: - 1. V<sub>DD</sub> and V<sub>DD</sub>Q must be within 300mV of each other at all times and VREF must not be greater than 0.6 x V<sub>DD</sub>Q. When V<sub>DD</sub> and V<sub>DD</sub>Q are less than 500MV, VREF may be ≤300mV. - 2. Max operating ambient temperature. TA is measured in the center of the package. - 3. Device Functionality is not guaranteed if the DRAM device exceeds the Maximum TA during operation. | Table 4: Input/Output Capacitance | | | | | | | | | | | | | | |---------------------------------------------------|-----------|-----|------------|------------|-------|-------|--|--|--|--|--|--|--| | Capacitance Parameter | Symbol | MIN | MAX (256M) | MAX (512M) | UNITS | NOTES | | | | | | | | | CK and CK\ | Сск | 1.6 | 3.2 | 6.4 | pF | | | | | | | | | | Single-end I/O: DQ, DM | C10 | 1.4 | 2.2 | 4.4 | pF | 2 | | | | | | | | | Differential I/O: DQS, DQS\ | C10 | 1.4 | 2.2 | 4.4 | pF | 3 | | | | | | | | | Inputs (RAS CAS WE CS CKE, RESET\ , ADDR, /BA0-2) | CI_Shared | 1.5 | 2.8 | 5.6 | pF | 5 | | | | | | | | #### NOTES: - 1. VDD = +1.35V -0.0675mV/+0.1V, VDDQ = VDD, VREF = Vss, f= 100MHz, TA = 25°C, VOUT (DC) = 0.5 x VDDQ, VOUT (peak to peak) = 0.1V - 2. DM input is grouped with I/O pins, reflecting the signal is grouped with DQ and therefore matched in loading. - 3. Cccqs is for DQS vs. DQS\ - 4. CDIO = CIO (DQ) 0.5 x (CIO [DQS] + CIO [DQS\]) - 5. Excludes CK, CK\ - 6. $CDI\_CNTL = CI(CNTL) 0.5 x (CCK[CK] + CCK [CK\]); CNTL = ODT, CS\ and CKE$ - 7. CDI\_CMD\_ADDR = CI (CMD\_ADDR) 0.5 x (CCK [CK] + CCK [CK]); CMD = RAS\, CAS\, and WE\ ADDR = [n:0] | Table 5: T | Table 5: Timing Parameters for Idd Measurements - Clock Units | | | | | | | | | | | | | |----------------------------|---------------------------------------------------------------|------------------|------------------|------------------|----|--|--|--|--|--|--|--|--| | | | DDR3-1333<br>-15 | DDR3-1600<br>-12 | DDR3-1866<br>-11 | | | | | | | | | | | IDD Parameter | | 10-10-10 | 11-11-11 | 13-13-13 | | | | | | | | | | | tCK (MIN) IDD | | 1.5 | 1.25 | 1.071 | ns | | | | | | | | | | CL IDD | | 10 | 11 | 13 | CK | | | | | | | | | | <sup>t</sup> RCD (MIN) IDD | | 10 | 11 | 13 | CK | | | | | | | | | | tRC (MIN) IDD | | 34 | 39 | 45 | CK | | | | | | | | | | <sup>t</sup> RAS (MIN) IDD | | 24 | 28 | 32 | CK | | | | | | | | | | <sup>t</sup> RP (MIN) IDD | | 10 | 11 | 13 | CK | | | | | | | | | | t <sub>FAW</sub> | x64 | 30 | 32 | 33 | CK | | | | | | | | | | <sup>t</sup> RRD IDD | x64 | 5 | 6 | 6 | CK | | | | | | | | | | tRFC | | 174 | 208 | 243 | CK | | | | | | | | | ### TABLE 6: IDDO MEASUREMENT LOOP | | П | | П | | П | | | | | | | | | | | | П | П | Г | Г | | | П | |-----------------|-----|---|---|---|----|--------------------------------------------|-------|-------------------------------------|-----|----------|---------|---------|----------|----------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------|---------------------------------|---------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|---------------------------------------|-------------------------------------| | Data | | - | | | - | | | | | - | | | - | | | | | | | | | | | | A [2:0] | 0 | 0 | 0 | 0 | 0 | | 0 | | 0 | 0 | 0 | 0 | 0 | | 0 | | | | | | | | | | A [6:3] | 0 | 0 | 0 | 0 | 0 | | 0 | | ш | Н | ч | Ь | д | pepee | Ь | þ | | | | | | | | | A [9:7] | 0 | 0 | 0 | 0 | 0 | pepe | 0 | pepa | 0 | 0 | 0 | 0 | 0 | truncate if needed | 0 | te if neede | | | | | | | | | A [10] | 0 | 0 | 0 | 0 | 0 | truncate if needed | 0 | - 1, truncate if needed | 0 | 0 | 0 | 0 | 0 | | 0 | - 1, trunca | = 1 | = 2 | = 3 | = 4 | = 5 | 9 = | | | A [15:11] | 0 | 0 | 0 | 0 | 0 | AS - 1, trui | 0 | 3C - 1, trun | 0 | 0 | 0 | 0 | 0 | Repeat cycles $n { m RC}$ +1 through $n { m RC}$ +4 until $n { m RC}$ - 1 + $n { m RAS}$ - 1 | 0 | Repeat cycles $n$ RC +1 through $n$ RC +4 until 2 x RC - 1, truncate if needed | BA [2:0] : | Repeat sub-loop 0, use BA $[2:0] = 2$ | Repeat sub-loop 0, use BA [2:0] = 3 | Repeat sub-loop 0, use BA [2:0] = 4 | Repeat sub-loop 0, use BA [2:0] = 5 | Repeat sub-loop 0, use BA $[2:0] = 6$ | Repeat sub-loop 0, use BA [2:0] = 7 | | BA [2:0] | 0 | 0 | 0 | 0 | 0 | Repeat cycles 1 through 4 until n RAS - 1, | 0 | Repeat cycles 1 through 4 until nRC | 0 | 0 | 0 | 0 | 0 | +4 until n | 0 | n RC +4 un | Repeat sub-loop 0, use BA [2:0] | loop 0, use | loop 0, use | loop 0, use | loop 0, use | loop 0, use | loop 0, use | | ODT | 0 | 0 | 0 | 0 | 0 | 1 through | 0 | 1 through | 0 | 0 | 0 | 0 | 0 | ugh n RC | 0 | 1 through | peat sub-l | WE\ | 1 | 0 | 0 | 1 | 1 | eat cycles | 0 | eat cycles | 1 | 0 | 0 | 1 | 1 | ₹C +1 thrc | 0 | es nRC + | Re | CAS\ | 1 | 0 | 0 | 1 | 1 | Repe | 1 | Rep | 1 | 0 | 0 | 1 | 1 | t cycles <i>n</i> f | 1 | epeat cycl | | | | | | | | | RAS\ | 0 | 0 | 0 | 1 | 1 | | 0 | | 0 | 0 | 0 | l | 1 | Repea | 0 | R | | | | | | | | | csı | 0 | 1 | 1 | 1 | 1 | | 0 | | 0 | 1 | 1 | 1 | 1 | | 0 | | | | | | | | | | Command | ACT | D | D | Ó | D) | | PRE | | ACT | D | Q | Ó | Ώ | | PRE | | | | | | | | | | Cycle<br>Number | 0 | 1 | 2 | 3 | 4 | | n RAS | | nRC | n RC + 1 | nRC + 2 | nRC + 3 | n RC + 4 | | nRC + nRAS | | 2 x nRC | 4 x n RC | 6 x n RC | 8 x n RC | 10 x n RC | 12 x n RC | 14 x n RC | | Sub-Loop | 0 | | | | | | | | | | | 1 | 2 | က | 4 | 2 | 9 | 7 | | | | | | | CKE | | | | | | | | | | Sta | atio | c F | IIC | Н | | | | | | | | | | | CK, CK\ | | | | | | | | | | Т | οį | ggl | inę | ) | | | | | | | | | | ### TABLE 7: IDD1 MEASUREMENT LOOP | Data | | | | | | | 00000000 | | | | | | | | | | 00110011 | | | | | | | | | | | |-----------------|-----|---|---|---|---|---------------------|----------|--------------------------------------------------------------|------|------------------------------------------|-----|--------|--------|--------|--------|--------------------|------------|--------------------------------------------------------|------------|----------------------------------------------------------------------------|---------------------------------|---------------------------------|---------------------------------|------------------------|---------------------------------|------------------------------------------|-----------------------------------| | A [2:0] | 0 | 0 | 0 | 0 | 0 | | 0 | | 0 | | 0 | 0 | 0 | 0 | 0 | | 0 | • | 0 | | | | | | | | | | A [6:3] | 0 | 0 | 0 | 0 | 0 | | 0 | | 0 | | ш | ш | ш | ш | ш | truncate if needed | ь | if needed | Ь | pepee | | | | | | | | | A [9:7] | 0 | 0 | 0 | 0 | 0 | if needed | 0 | needed | 0 | pepee | 0 | 0 | 0 | 0 | 0 | 1, truncate | 0 | 1, truncate | 0 | uncate if n | | | | | | | | | A [10] | 0 | 0 | 0 | 0 | 0 | truncate if | 0 | nuncate if | 0 | truncate if needed | 0 | 0 | 0 | 0 | 0 | + nRCD - ` | 0 | + nRAS - ' | 0 | 1, tri | ]=1 | ]=2 | ]=3 | ] = 4 | ] = 2 | 9 = [ | ] = 7 | | A [15:11] | 0 | 0 | 0 | 0 | 0 | nRCD - 1, 1 | 0 | Repeat cycles 1 through 4 until nRAS - 1, truncate if needed | 0 | nRC - 1, tr | 0 | 0 | 0 | 0 | 0 | 4 until nRC | 0 | Repeat cycles nRC + 1 through nRC + 4 until nRC + nRAS | 0 | Repeat cycle nRC + 1 through nRC + 4 until 2 x nRC - 1, truncate if needed | Repeat sub-loop 0, use BA [2:0] | Repeat sub-loop 0, use BA [2:0] | Repeat sub-loop 0, use BA [2:0] | se BA [2:0] | Repeat sub-loop 0, use BA [2:0] | Repeat sub-loop $0$ , use BA $[2:0] = 6$ | Repeat sub-loop 0, use BA [2:0] = | | BA [2:0] | 0 | 0 | 0 | 0 | 0 | 1 through 4 until r | 0 | gh 4 until ı | 0 | ligh 4 until | 0 | 0 | 0 | 0 | 0 | through nRC + 4 | 0 | h nRC + 4 | 0 | gh nRC + | o-loop 0, u | ODT | 0 | 0 | 0 | 0 | 0 | es 1 throu | 0 | les 1 throu | 0 | Repeat cycles 1 through 4 until nRC - 1, | 0 | 0 | 0 | 0 | 0 | + 1 through | 0 | + 1 throug | 0 | : + 1 through | Repeat suk | Repeat suk | Repeat suk | Repeat sub-loop 0, use | Repeat sub | Repeat sub | Repeat suk | | WE\ | 1 | 0 | 0 | 1 | 1 | Repeat cycles | - | epeat cycl | 0 | Repeat cyc | - | 0 | 0 | 1 | 1 | cles nRC | 1 | des nRC | 0 | cycle nRC | | | | _ | | | | | CAS\ | 1 | 0 | 0 | 1 | 1 | 2 | 0 | 2 | 1 | ш. | 1 | 0 | 0 | 1 | 1 | Repeat cycles nRC | 0 | Repeat cy | 1 | Repeat | | | | | | | | | RAS\ | 0 | 0 | 0 | 1 | 1 | | 1 | | 0 | | 0 | 0 | 0 | 1 | 1 | | 1 | | 0 | | | | | | | | | | CSI | 0 | 1 | - | 1 | - | | 0 | | 0 | | 0 | - | 1 | 1 | - | | 0 | | 0 | | | | | | | | | | Command | ACT | Q | Ω | Δ | Ó | | RD | | PRE | | ACT | Ω | Q | Δ | Ó | | RD | | PRE | | | | | | | | | | Cycle<br>Number | 0 | 1 | 2 | 3 | 4 | | nRCD | | nRAS | | nRC | nRC +1 | nRC +2 | nRC +3 | nRC +4 | | nRC + nRCD | | nRC + nRAS | | 2 xnRC | Sub-Loop | | | | | | | | | | c | > | | | | | | | | | | _ | 2 | 3 | 4 | 2 | 9 | 7 | | CKE | | | | | | | | | | | S | | tic | | | Н | | | | | | | | | | | | | CK, CK\ | | | | | | | | | | | | To | ogę | glir | ng | | | | | | | | | | | | | | Name | IDD2P0 Precharge Power- Down Current (Slow Exit) | IDD2P1 Precharge Power- Down Current (Fast Exit) | IDD2Q<br>Precharge Quiet<br>Standby Current | IDD3P Active Power- Down Current | |-----------------------|--------------------------------------------------|--------------------------------------------------|---------------------------------------------|----------------------------------| | Timing Pattern | n/a | n/a | n/a | n/a | | CKE | LOW | LOW | HIGH | LOW | | External Clock | Toggling | Toggling | Toggling | Toggling | | <sup>t</sup> CK | <sup>t</sup> CK (MIN) IDD | <sup>t</sup> CK (MIN) IDD | <sup>t</sup> CK (MIN) IDD | <sup>t</sup> CK (MIN) IDD | | t <sub>RC</sub> | n\a | n\a | n\a | n∖a | | <sup>t</sup> RAS | n\a | n\a | n\a | n∖a | | t <sub>RCD</sub> | n\a | n\a | n\a | n\a | | t <sub>RRD</sub> | n\a | n\a | n\a | n\a | | t <sub>RC</sub> | n\a | n\a | n\a | n\a | | CL | n\a | n\a | n\a | n\a | | AL | n\a | n\a | n\a | n∖a | | CS\ | HIGH | HIGH | HIGH | HIGH | | Command Inputs | LOW | LOW | LOW | LOW | | ROW/COLUMN Addr | LOW | LOW | LOW | LOW | | Bank Address | LOW | LOW | LOW | LOW | | DM | LOW | LOW | LOW | LOW | | Data I/O | Mid-level | Mid-level | Mid-level | Mid-level | | Output Buffer DQ, DQS | Enabled | Enabled | Enabled | Enabled | | ODT | Enabled, OFF | Enabled, OFF | Enabled, OFF | Enabled, OFF | | Burst Length | 8 | 8 | 8 | 8 | | ACTIVE Bank(s) | None | None | None | None | | IDLE Bank(s) | All | All | All | All | | Special Notes | n∖a | n\a | n\a | n\a | ### TABLE 9: IDD2N / IDD3N MEASUREMENT LOOP | | | г | г | Г | г | | г | Г | | | Г | |------------------------|---|---|---|-----|-----------------------------------|-------------------------------------|-------------------------------------|---------------------------------------|-------------------------------------|-------------------------------------|---------------------------------------| | Data | | | | | | | | | | | | | A [2:0] | 0 | 0 | 0 | 0 | | | | | | | | | A [6:3] | 0 | 0 | ш | ш | | | | | | | | | A [9:7] | 0 | 0 | 0 | 0 | | | | | | | | | A [10] | 0 | 0 | 0 | 0 | ]=1 | ]=2 | ]=3 | ]=4 | ]=2 | ] = 6 | ]=2 | | A [15:11] | 0 | 0 | 0 | 0 | Repeat sub-loop 0, use BA [2:0] = | Repeat sub-loop 0, use BA [2:0] = 2 | Repeat sub-loop 0, use BA [2:0] = 3 | Repeat sub-loop 0, use BA $[2:0] = 4$ | Repeat sub-loop 0, use BA [2:0] = 5 | Repeat sub-loop 0, use BA [2:0] = 6 | Repeat sub-loop 0, use BA $[2:0] = 7$ | | BA [2:0] | 0 | 0 | 0 | 0 | o-loop 0, u | ODT | 0 | 0 | 0 | 0 | Repeat sul | WE\ | 0 | 0 | 1 | 1 | | | | | | _ | | | CASI | 0 | 0 | 1 | - | | | | | | | | | RAS\ | 0 | 0 | 1 | - | | | | | | | | | CSI | 1 | 1 | 1 | - | | | | | | | | | Command | ۵ | ۵ | Ó | Ó | | | | | | | | | <b>Cycle</b><br>Number | 0 | - | 2 | 3 | 4-7 | 8-11 | 12-15 | 16-19 | 20-23 | 24-27 | 28-31 | | Sub-Loop | | c | > | | 1 | 2 | က | 4 | 2 | 9 | 7 | | CKE | | | 5 | Sta | itic | : Н | IIG | Н | | | | | CK, CK\ | | | | T | og | gli | ng | ı | | | | # TABLE 10: IDD2NT MEASUREMENT LOOP | | | _ | _ | _ | | _ | _ | _ | _ | | _ | |-----------------|---|---|---|-----|------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|-------------------------------------------------|--------------------------------------------|--------------------------------------------| | Data | - | - | | | | | | | | | | | A [2:0] | 0 | 0 | 0 | 0 | | | | | | | | | A [6:3] | 0 | 0 | ш | ш | | | | | | | | | A [9:7] | 0 | 0 | 0 | 0 | | | | | | | | | A [10] | 0 | 0 | 0 | 0 | ; ODT = 0 | ; ODT = 1 | ; ODT = 1 | 0 = DDD = 0 | Repeat sub-loop 0, use BA $[2:0] = 5$ ; ODT = 0 | ; ODT = 1 | ; ODT = 1 | | A [15:11] | 0 | 0 | 0 | 0 | Repeat sub-loop 0, use BA [2:0] = 1; ODT = $0$ | Repeat sub-loop 0, use BA $[2:0] = 2$ ; ODT = $[2:0] = 2$ | Repeat sub-loop 0, use BA $[2:0] = 3$ ; ODT = ' | Repeat sub-loop 0, use BA $[2:0] = 4$ ; ODT = 0 | A[2:0] = 5 | Repeat sub-loop 0, use BA [2:0] = 6; ODT = | Repeat sub-loop 0, use BA [2:0] = 7; ODT = | | BA [2:0] | 0 | 0 | 0 | 0 | p 0, use B | ODT | 0 | 0 | 0 | 0 | at sub-loo | WE\ | 0 | 0 | - | 1 | Repe | CASI | 0 | 0 | - | - | | | | | | | | | RASI | 0 | 0 | - | 1 | | | | | | | | | CSI | 1 | 1 | - | 1 | | | | | | | | | Command | Q | Q | Ώ | Δ | | | | | | | | | Cycle<br>Number | 0 | 1 | 2 | 3 | 4-7 | 8-11 | 12-15 | 16-19 | 20-23 | 24-27 | 28-31 | | Sub-Loop | | c | > | | 1 | 2 | 3 | 4 | 2 | 9 | 7 | | CKE | | | 5 | Sta | itic | ; H | IIG | Н | | | | | CK, CK\ | | | | Т | og | gli | ng | j | | | | ### TABLE 11: IDD4R MEASUREMENT LOOP | | | | | | Г | | Г | | | | | Г | Г | | П | |-----------------|----------|---|---|---|----------|-----|-----|-----|-----------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-----------------------------------| | Data | 00000000 | - | | - | 00110011 | | | - | | | | | | | | | A [2:0] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | A [6:3] | 0 | 0 | 0 | 0 | Ь | ш | ь | Ь | | | | | | | | | A [9:7] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | A [10] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ]=1 | ]=2 | ]=3 | ]=4 | ]=2 | 9=[ | ] = 2 | | A [15:11] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Repeat sub-loop 0, use BA [2:0] = | Repeat sub-loop 0, use BA [2:0] = 2 | Repeat sub-loop 0, use BA [2:0] = 3 | Repeat sub-loop 0, use BA [2:0] = 4 | Repeat sub-loop 0, use BA [2:0] = 5 | Repeat sub-loop 0, use BA [2:0] = 6 | Repeat sub-loop 0, use BA [2:0] = | | BA [2:0] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | o-loop 0, u | ODT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Repeat suk | WE\ | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | | ш. | ш. | | | ш | ш. | | CASI | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | | | | | | | RASI | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | | | | | | | | | CSI | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | | | | | | | | Command | RD | ۵ | Ώ | Δ | RD | Ω | Δ | Δ | | | | | | | | | Cycle<br>Number | 0 | 1 | 2 | 3 | 4 | 5 | 9 | 7 | 8-15 | 16-23 | 24-31 | 32-39 | 40-47 | 48-55 | 56-63 | | Sub-Loop | | | | c | > | | | | 1 | 2 | က | 4 | 2 | 9 | 7 | | CKE | | | | | 5 | Sta | tic | Н | IG | Н | | | | | | | CK, CK\ | | | | | | T | og | gli | ng | | | | | | | ### TABLE 12: IDD4W MEASUREMENT LOOP | | 000 | | | | )11 | | | | | | | | | | | |-----------|----------|---|----|----|---------|----|-----|--------|-------------------------------------|-------------------------------------|---------------------------------------|-------------------------------------|-------------------------------------|---------------------------------------|-------------------------------------| | Data | 00000000 | - | - | | 0011001 | - | - | | | | | | | | | | A [2:0] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | A [6:3] | 0 | 0 | 0 | 0 | Ь | Э | Э | ч | | | | | | | | | A [9:7] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | A [10] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 2 | 3 | + | | 5 | | | A [15:11] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Repeat sub-loop 0, use BA [2:0] = 1 | Repeat sub-loop 0, use BA [2:0] = 2 | Repeat sub-loop 0, use BA $[2:0] = 3$ | Repeat sub-loop 0, use BA [2:0] = 4 | Repeat sub-loop 0, use BA [2:0] = 5 | Repeat sub-loop 0, use BA $[2:0] = 6$ | Repeat sub-loop 0, use BA [2:0] = 7 | | BA [2:0] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | loop 0, use | ODT | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Repeat sup- | Repeat sup- | Repeat sub- | Repeat sup- | Repeat sup- | Repeat sup- | Repeat sub- | | WE\ | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | _ | - | _ | | _ | _ | | CAS\ | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | | | | | | | RAS\ | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | | | | | | | | | cs\ | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | | | | | | | | Command | WR | D | ۵\ | ۵/ | WR | D | ۵\ | \<br>0 | | | | | | | | | | _ | | 1 | | ٨ | | 1 | | | | | | | | | | Cycle | 0 | 1 | 2 | 3 | 4 | 2 | 9 | 7 | 8-15 | 16-23 | 24-31 | 32-39 | 40-47 | 48-55 | 26-63 | | Number | | | | | | | | | 8 | 16 | 77 | 37. | 40 | 48 | 26 | | Sub-Loop | | | | c | > | | | | 1 | 7 | 8 | 4 | 2 | 9 | 7 | | CKE | | | | | | St | ati | ic I | 110 | iΗ | | | | | | | ск, ск\ | | | | | | | Тοξ | ggl | ing | 3 | | | | | | ### TABLE 13: IDD5B MEASUREMENT LOOP | Data | | | | | | | | | | | | | | |-----------------|-----|---|---|----------|-----|------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|---------------------------------------------------------------| | A [2:0] | | | | | | | | | | | | | | | A [6:3] | | | | | | | | | | | | | | | A [9:7] | | | | | | | | | | | | | pepeeu | | A [10] | | | | | | 0] = 1 | [0] = 2 | 0] = 3 | 0] = 4 | 0] = 5 | 0] = 6 | 0] = 2 | truncate if | | A [15:11] | | | | | | use BA [2: tiRFC - 1, | | BA [2:0] | | | | | | Repeat sub-loop 1a, use BA [2:0] = | Repeat sub-loop 1a, use BA [2:0] = 2 | Repeat sub-loop 1a, use BA [2:0] = 3 | Repeat sub-loop 1a, use BA [2:0] = 4 | Repeat sub-loop 1a, use BA [2:0] = 5 | Repeat sub-loop 1a, use BA [2:0] = 6 | Repeat sub-loop 1a, use BA [2:0] = . | Repeat sub-loop 1a through 1h untiRFC - 1, truncate if needed | | ODT | | | | | | Repeat sul oop 1a thrc | | WE\ | | | | | | | | | | | | | peat sub-lo | | CAS\ | | | | | | | | | | | | | Re | | RAS\ | | | | | | | | | | | | | | | CSI | | | | | | | | | | | | | | | Command | REF | ۵ | О | ω | Δ | | | | | | | | | | Cycle<br>Number | 0 | - | 2 | 3 | 4 | 2-8 | 9-12 | 13-16 | 17-20 | 21-24 | 25-28 | 29-32 | 33-n RFC-1 | | Sub-Loop | 0 | | , | <u>0</u> | | 1b | 10 | 1d | 1e | 11 | 19 | 1h | 2 | | CKE | | | | S | Sta | tic | Н | IG | Η | | | | | | CK, CK\ | | | | | T | og | gli | ng | | | | | | | BLE 14: IDD MEASUREMENT LOOP | | | | |------------------------------|---------------------------------------|----------------------------------------------------------------------------|-------------| | | Industrial Range<br>TA =-40°C to 85°C | Extended or Mil Temperature Range,<br>TA = -40°C to 85°C or -55°C to 125°C | | | IDD Test | IDD6: Self Refresh<br>Current | IDD6E/M: Self Refresh<br>Current | IDD8: Reset | | CKE | LOW | LOW | Mid-level | | External Clock | Off, CK and CK\ = LOW | Off, CK and CK\ = LOW | Mid-level | | <sup>†</sup> CK | n\a | n\a | n\a | | tRC | n\a | n\a | n\a | | †RAS | n\a | n\a | n\a | | <sup>t</sup> RCD | n\a | n\a | n\a | | <sup>†</sup> RRD | n\a | n\a | n\a | | tRC | n\a | n\a | n\a | | CL | n\a | n\a | n\a | | AL | n\a | n\a | n\a | | CS\ | Mid-level | Mid-level | Mid-level | | Command Inputs | Mid-level | Mid-level | Mid-level | | ROW/COLMUN addresses | Mid-level | Mid-level | Mid-level | | BANK addresses | Mid-level | Mid-level | Mid-level | | Data I/O | Mid-level | Mid-level | Mid-level | | Output buffer DQ, DQS | Enabled | Enabled | Mid-level | | ODT | Enabled, Mid-level | Enabled, Mid-level | Mid-level | | Burst Length | n\a | n\a | n\a | | Active BANKS | n\a | n\a | None | | IDLE BANKS | n\a | n\a | All | | SRT | Disabled (normal) | Enabled (extended) | n\a | | ASR | Disabled | Disabled | n\a | ### TABLE 15: IDD7 MEASUREMENT LOOP | Data | | 00000000 | | | | 00110011 | - | | | | - | | | | | | | | | 00110011 | | | | 00000000 | - | | | | | | | | | | | | |-----------------|-----|----------|---|----------------------------|-------|----------|---------|----------------------------------------|--------------------------------|--------------------------------|------------------|---------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|---------------|-----------------------------------------------------------------------------------------------------|--------------------------|---------------|-------------------------------|--------------------------------------------------|-----------------------------------------|--------------------------|--------------------------|-------------------------------------------------------------|-------------------------------------|-------------------------------------|---------------------------------|-------------------------------------------------------|-------------------------------------|-------------------------------------|---------------------------------|---------------------------------|--------------------|----------------------------------------------------------------------------------------| | A [2:0] | 0 | 0 | 0 | | 0 | 0 | 0 | | | | 0 | | | | | | 0 | | 0 | 0 | 0 | | 0 | 0 | 0 | | | | 0 | | | | | | 0 | | | A [6:3] | 0 | 0 | 0 | | ч | Ь | Ь | | | | Ь | | | | | | Ь | | Ь | Ь | ш | | 0 | 0 | 0 | | | | 0 | | | | | | 0 | | | A [9:7] | 0 | 0 | 0 | | 0 | 0 | 0 | | | | 0 | | | | | | 0 | pepee | 0 | 0 | 0 | -1 | 0 | 0 | 0 | 1 - 1 | | | 0 | , if needed | | | | | 0 | pepeau | | A [10] | 0 | 1 | 0 | | 0 | 1 | 0 | RD - 1 | = 2 | = 3 | 0 | if needed | = 4 | = 5 | 9= | = 7 | 0 | .W - 1, if ne | 0 | 1 | 0 | / + nRRD | 0 | 1 | 0 | 4W + 2 x r | = 2 | = 3 | 0 | -AW - 1, if | = 4 | = 5 | 9 = | = 7 | 0 | -AW - 1, if | | A [15:11] | 0 | 0 | 0 | n RRD - 1 | 0 | 0 | 0 | Repeat cycle n RRD + 2 until 2 x n RRD | e BA[2:0] = | | 0 | Repeat cycle 4 x n RRD until n FAW - 1, if needed | e BA[2:0] = | | e BA[2:0] = | e BA[2:0] = | 0 | Repeat cycle $n \text{FAW} + 4 \times n \text{RRD}$ until $2 \times n \text{FAW}$ - 1, if needed | 0 | 0 | 0 | $2 \times nFAW + 2$ until $2 \times nFAW + nRRD$ | 0 | 0 | 0 | Repeat cycle 2 x nFAW + n RRD + 2 until 2 x nFAW + 2 x nRRD | Repeat sub-loop 10, use BA[2:0] = 2 | Repeat sub-loop 11, use BA[2:0] | 0 | Repeat cycle 2 x nFAW + 4 x nRRD until 3 x n FAW - 1, | Repeat sub-loop 10, use BA[2:0] = 4 | Repeat sub-loop 11, use BA[2:0] = 5 | se BA[2:0] | | 0 | Repeat cycle $3 \times n$ FAW + $4 \times n$ RRD until $4 \times n$ FAW - 1, if needed | | BA [2:0] | 0 | 0 | 0 | Repeat cycle 2 until n RRD | 1 | 1 | 1 | RRD + 2 u | Repeat sub-loop 0, use BA[2:0] | Repeat sub-loop 0, use BA[2:0] | 3 | RRD until | Repeat sub-loop 0, use BA[2:0] | Repeat sub-loop 1, use BA[2:0] | Repeat sub-loop 0, use BA[2:0] | Repeat sub-loop 1, use BA[2:0] | 2 | k nRRD un | 0 | 0 | 0 | W + 2 until | 1 | 1 | 1 | RRD + 2 u | loop 10, us | loop 11, us | 3 | 1 x n RRD ( | loop 10, us | loop 11, us | Repeat sub-loop 10, use BA[2:0] | Repeat sub-loop 11, use BA[2:0] | 7 | 1 x nRRD I | | ODT | 0 | 0 | 0 | Repeat c | 0 | 0 | 0 | at cycle n | epeat sub | epeat sub | 0 | ycle 4 x n | epeat sub | epeat sub | epeat sub | epeat sub | 0 | FAW + 4 > | 0 | 0 | 0 | e 2 x nFA | 0 | 0 | 0 | FAW + n | epeat sub- | epeat sub- | 0 | n FAW + 4 | epeat sub- | epeat sub- | epeat sub- | epeat sub- | 0 | <i>n</i> FAW + 4 | | WE\ | 1 | 1 | 0 | | 1 | 1 | 0 | Repe | 2 | R | 0 | Repeat c | 2 | 2 | 2 | Υ. | 0 | at cycle n | 1 | 1 | 0 | Repeat cycle | 1 | 1 | 0 | cycle 2 x n | Re | Re | 0 | cycle 2 x | Re | Re | Re | Re | 0 | cycle 3 x | | CAS\ | 1 | 0 | 0 | | 1 | 0 | 0 | | | | 0 | | | | | | 0 | Repe | 1 | 0 | 0 | Ä | 1 | 0 | 0 | Repeat | | | 0 | Repeat | | | | | 0 | Repeat | | RAS\ | 0 | 1 | 0 | | 0 | 1 | 0 | | | | 0 | | | | | | 0 | | 0 | 1 | 0 | | 0 | 1 | 0 | | | | 0 | | | | | | 0 | | | CSI | 0 | 0 | 1 | | 0 | 0 | 1 | | | | 1 | | | | | | 1 | | 0 | 0 | - | | 0 | 0 | 1 | | | | - | | | | | | 1 | | | Command | ACT | RDA | D | | ACT | RDA | D | | | | D | | | | | | Q | | ACT | RDA | O | | ACT | RDA | D | | | | ٥ | | | | | | D | | | Cycle<br>Number | 0 | 1 | 2 | 3 | n RRD | nRRD + 1 | nRRD +2 | nRRD +3 | $2 \times nRRD$ | 3x n RRD | $4 \times n$ RRD | 4 × nRRD + 1 | nFAW | nFAW + nRRD | nFAW + 2xnRRD | nFAW + 3xnRRD | nFAW + 4xnRRD | n FAW + 4xn RRD+1 | $2 \times n \text{ FAW}$ | 2 x n FAW + 1 | $2 \times n \text{ FAW } + 2$ | $2 \times n \text{ FAW } + 3$ | $2 \times n \text{ FAW} + n \text{RRD}$ | $2 \times nFAW + nRRD+1$ | $2 \times nFAW + nRRD+2$ | $2 \times nFAW + nRRD+3$ | 2 x nFAW + 2x n RRD | $2 \times n$ FAW + $3 \times n$ RRD | $2 \times nFAW + 4 \times nRRD$ | 2 x n FAW+4x n RRD+1 | 3 x nFAW | 3 x nFAW + nRRD | 3 x nFAW + 2x nRRD | 3 x nFAW + 3x nRRD | 3 x nFAW + 4x nRRD | 3 x nFAW + 4x nRRD +1 | | Sub-Loop | | c | > | | | • | - | | 2 | 3 | | 4 | 5 | 9 | 7 | 8 | c | 9 | | 5 | 2 | | | 7 | = | | 12 | 13 | | 14 | 15 | 16 | 17 | 18 | 10 | 8 | | CKE | | | | | | | | | | | | | | | | | | | | GH | | | | | | | | | | | | | | | | $\exists$ | | CK, CK\ | | | | | | | | | | | | | | | | | Т | ogg | glin | g | | | | | | | | | | | | | | | | | | TABLE 16A: IDD MA | хімим Lімі | тs <b>(256M)</b> | | | | |-------------------|------------|------------------|-------------|-------------|-------| | | | Speed E | Bin | | | | IDD | | DDR3-1333 | DDR3-1600 | DDR3-1866 | UNITS | | Oddl | | 320 | 360 | 400 | mA | | IDD1 | | 440 | 460 | 480 | mA | | IDD2P0 | | 80 | 80 | 80 | mA | | IDD2P1 | | 128 | 148 | 168 | mA | | IDD2Q | | 176 | 188 | 208 | mA | | IDD2N | | 200 | 220 | 240 | mA | | IDD3P | | 232 | 252 | 272 | mA | | IDD3N | | 292 | 308 | 328 | mA | | IDD4R | | 960 | 1120 | 1200 | mA | | IDD4W | | 800 | 900 | 1000 | mA | | IDD5B | | 840 | 880 | 920 | mA | | IDD6 | | 88 | 88 | 88 | mA | | IDD7 | | 1040 | 1140 | 1280 | mA | | 8ddl | IND | IDD2P + 2mA | IDD2P + 2mA | IDD2P + 2mA | mA | | | EXT | IDD2P + 2mA | IDD2P + 2mA | IDD2P + 2mA | mA | | | MIL-TEMP | Idd2P + 2mA | IDD2P + 2mA | IDD2P + 2mA | mA | NOTES: TA = 0°C to ≤ 85°C; SRT and ASR are disabled, enabling ASR could increase IDDx by up to an additional 2mA. | ABLE 16B: IDD M | AXIMUM LIMIT | s <b>(512M)</b> | | | | |-----------------|--------------|-----------------|-------------|-------------|-------| | | | Speed I | Bin | | | | IDD | | DDR3-1333 | DDR3-1600 | DDR3-1866 | UNITS | | IDD0 | | 640 | 720 | 800 | mA | | IDD1 | | 880 | 920 | 960 | mA | | IDD2P0 | | 160 | 160 | 160 | mA | | IDD2P1 | | 256 | 296 | 336 | mA | | IDD2Q | | 352 | 376 | 416 | mA | | Idd2N | | 400 | 440 | 480 | mA | | IDD3P | | 464 | 504 | 544 | mA | | Idd3N | | 584 | 616 | 656 | mA | | Idd4R | | 1920 | 2240 | 2400 | mA | | IDD4W | | 1600 | 1800 | 2000 | mA | | IDD5B | | 1680 | 1760 | 1840 | mA | | Idd6 | | 176 | 176 | 176 | mA | | IDD7 | | 2080 | 2280 | 2560 | mA | | 8ddl | IND | IDD2P + 2mA | IDD2P + 2mA | IDD2P + 2mA | mA | | | EXT | IDD2P + 2mA | IDD2P + 2mA | IDD2P + 2mA | mA | | | MIL-TEMP | IDD2P + 2mA | IDD2P + 2mA | IDD2P + 2mA | mA | NOTES: TA = 0°C to ≤ 85°C; SRT and ASR are disabled, enabling ASR could increase IDDx by up to an additional 2mA. | All Voltages are referenced to Vss | | | | | | | |--------------------------------------------|-------------------|--------|------|--------|-------|-------| | Parameter/Condition | Symbol | MIN | TYP | MAX | UNITS | NOTES | | Supply Voltage | V <sub>DD</sub> | 1.2825 | 1.35 | 1.4175 | V | 1,2 | | I/O Supply Voltage | V <sub>DD</sub> Q | 1.2825 | 1.35 | 1.4175 | V | 1,2 | | Input Leakage Current: | lı | -4 | - | 4 | μA | | | Any input 0V≤VIN≤VDD, VREF pin 0V≤VIN≤1.1V | | | | | | | | All other pins not under test = 0V | | | | | | | | VREF Supply Leakage Current: | IVREF | -4 | - | 4 | μA | 3,4 | | VREFDQ = VDD/2 or VREFCA = VDD/2 | | | | | | | | All other pins not under test = 0V | | | | | | | #### NOTES: - VDD and VDDQ must track one another, VDDQ must be less than or equal to VDD. Vss = VssQ. - VDD and VDDQ may include AC noise of ± 50mV (250 kHz to 20MHz) in addition to the DC (0Hz to 250kHz) specifications, VDD and VDDQ must be at the same level for valid AC timing parameters. - 3. VREF (see Table 19). - The minimum limit requirement is for testing purposes. The leakage current on the VREF pin should be minimal. | All Voltages are referenced to Vss | | | | | | | |--------------------------------------------------------|------------|------------------------|-----------------------|------------------------|-------|-------| | Parameter/Condition | Symbol | MIN | TYP | MAX | UNITS | NOTES | | VIN low; DC/commands/address busses | VIL | Vss | n/a | See Table 17 | V | | | VIN high; DC/commands/address busses | VIH | See Table 17 | n/a | V <sub>DD</sub> | V | | | Input reference voltage command/address bus | VREFCA(DC) | 0.49 x V <sub>DD</sub> | 0.5 x Vdd | 0.51 x V <sub>DD</sub> | V | 1,2 | | I/O reference voltage DQ bus | VREFDQ(DC) | 0.49 x V <sub>DD</sub> | 0.5 x Vdd | 0.51 x V <sub>DD</sub> | V | 2,3 | | I/O reference voltage DQ bus in SELF REFRESH | VREFDQ(SR) | Vss | 0.5 x V <sub>DD</sub> | V <sub>DD</sub> | V | 4 | | Command/address termination voltage (system level, not | VTT | - | 0.5 x VddQ | - | V | 5 | | direct DRAM input) | | | | | | | #### NOTES: - VREFCA(DC) is expected to be approximately 0.5 x V<sub>DD</sub> and to track variations in the DC level. Externally generated peak noise (noncommon mode) on VREFCA may not exceed ± 1% x V<sub>DD</sub> around the VREFCA(DC) value. Peak-to-peak AC noise on VREFCA should not exceed ± 2% of VREFCA(DC). - DC values are determined to be less than 20MHz in frequency. DRAM must meet specifications if the DRAM induces additional AC noise greater than 20MHz in frequency. - VREFDQ(DC) is expected to be approximately 0.5 x VDD and to track variations in the DC level. Externally generated peak noise (noncom- - mon mode) on VREFDQ may not exceed $\pm$ 1% x VDD around the VREFDQ(DC) value. Peak-to-peak AC noise on VREFDQ should not exceed $\pm$ 2% of VREFDQ(DC). - VREFDQ(DC) may transition to VREFDQ(SR) and back to VREFDQ(DC) when in SELF zREFRESH, within restrictions outlined in the SELF REFRESH section. - VTT is not applied directly to the device. VTT is a system supply for signal termination resistors. MIN and MAX values are system-dependent. | TABLE 19: INPUT SWITCHING CONDI | TIONS | | | | |---------------------------------|-----------------|------------------------|-----------|-------| | Parameter/Condition | Symbol | DDR3-1333<br>DDR3-1600 | DDR3-1866 | UNITS | | Command and Address | | | | | | Input high AC voltage: Logic 1 | VIH (AC175) MIN | +175 | - | mV | | Input high AC voltage: Logic 1 | VIH (AC150) MIN | +150 | - | mV | | Input high DC voltage: Logic 1 | VIH (DC100) MIN | +100 | +100 | mV | | Input high DC voltage: Logic 0 | VIL (DC100) MAX | -100 | -100 | mV | | Input high AC voltage: Logic 0 | VIL (AC150) MAX | -150 | - | mV | | Input high AC voltage: Logic 0 | VIL (AC175) MAX | -175 | - | mV | | DQ and DM | | | | | | Input high AC voltage: Logic 1 | VIH (AC175) MIN | - | - | mV | | Input high AC voltage: Logic 1 | VIH (AC150) MIN | +150 | - | mV | | Input high DC voltage: Logic 1 | VIH (DC100) MIN | +100 | +100 | mV | | Input high DC voltage: Logic 0 | VIL (DC100) MAX | -100 | -100 | mV | | Input high AC voltage: Logic 0 | VIL (AC150) MAX | -150 | - | mV | | Input high AC voltage: Logic 0 | VIL (AC175) MAX | - | - | mV | #### NOTES: - All voltages are referenced to VREF, VREF is VREFCA for control, command, and address. All slew rates and setup/hold times are specified at the DRAM ball. VREF is VREFDQ for DQ and DM inputs. - 2. Input setup timing parameters (<sup>t</sup>IS and <sup>t</sup>DS) are referenced at V<sub>IL</sub>(AC)/V<sub>IH</sub>(AC), not V<sub>REF</sub>(DC). - Input hold timing parameters (<sup>†</sup>IH and <sup>†</sup>DH) are referenced at V<sub>IL</sub>(DC)/V<sub>IH</sub>(DC), not V<sub>REF</sub>(AC). - 4. Single-ended input slew rate = 1V/ns; maximum input voltage swing under test is 900mV (peak-to-peak). #### **OPERATING CONDITIONS** ## **AC OVERSHOOT/UNDERSHOOT SPECIFICATION** | TABLE 20: CONTROL AND ADDRESS PINS | | | | | | | |----------------------------------------------------|-----------|-----------|-----------|--|--|--| | Parameter | DDR3-1333 | DDR3-1600 | DDR3-1866 | | | | | Maximum peak amplitude allowed for overshoot area | 0.4V | 0.4V | 0.4V | | | | | (see Figure 7) | | | | | | | | Maximum peak amplitude allowed for undershoot area | 0.4V | 0.4V | 0.4V | | | | | (see Figure 8) | | | | | | | | Maximum overshoot area above Vcc (see Figure 7) | 0.4Vns | 0.33Vns | 0.28Vns | | | | | Maximum undershoot area below Vss (see Figure 8) | 0.4Vns | 0.33Vns | 0.28Vns | | | | | Parameter | DDR3-1333 | DDR3-1600 | DDR3-1866 | |----------------------------------------------------|-----------|-----------|-----------| | Maximum peak amplitude allowed for overshoot area | 0.4V | 0.4V | 0.4V | | (see Figure 7) | | | | | Maximum peak amplitude allowed for undershoot area | 0.4V | 0.4V | 0.4V | | (see Figure 8) | | | | | Maximum overshoot area above Vcc/ VccQ | 0.15Vns | 0.13Vns | 0.11Vns | | (see Figure 7) | | | | | Maximum undershoot area below Vss/ VssQ | 0.15Vns | 0.13Vns | 0.11Vns | | (see Figure 8) | | | | | Table 22: Differential Input Operating Conditions (CKx, CKx DQSx, and DQSx\) | | | | | | | |------------------------------------------------------------------------------|------------------|-------------------------------|-------------------|-------|-------|--| | Parameter/Condition | Symbol | MIN | MAX | UNITS | NOTES | | | Differential input voltage, logic high - slew | Vıн DIFF(AC)slew | +200 | n/a | mV | 4 | | | Differential input voltage, logic low - slew | VIL DIFF(AC)slew | n/a | -200 | mV | 4 | | | Differential input voltage, logic high | VIH DIFF(AC) | 2x(VIH(AC)-VREF) | Vdd/VddQ | mV | 5 | | | Differential input voltage, logic low | VIL DIFF(AC) | Vss/VssQ | 2x(VREF-VIL(AC)) | mV | 6 | | | Differential input crossing voltage relative to VDD/2 | Vıx | VREF(DC) - 150 | VREF(DC) + 150 | mV | 7 | | | for DQS, DQS CK, CK\ | | | | | | | | Differential input crossing voltage relative to VDD/2 | VIX(175) | VREF(DC) - 175 | VREF(DC) + 175 | mV | 7,8 | | | for CK, CK\ | | | | | | | | Single-ended high level for strobes | Vshe | V <sub>DD</sub> Q/2 + VIH(AC) | V <sub>DD</sub> Q | mV | 5 | | | Single-ended high level for CK, CK\ | | V <sub>DD</sub> /2 + VIH(AC | V <sub>DD</sub> | | | | | Single-ended low level for strobes | VSEL | VssQ | VDDQ/2-VIL(AC) | mV | 6 | | | Single-ended low level for CK, CK\ | | Vss | Vdd/2-VIL(AC) | | | | #### NOTES: - Clock is referenced to VDDD and Vss. Data strobe is referenced to VDDQ and VssQ. - 2. Reference is VREFCA(DC) for clock and for VREFDQ(DC) for strobe. - 3. Differential input slew rate = 2V/ms. - 4. Defines slew rate reference points relative to input crossing voltages. - 5. MAX limit is relative to single-ended signals, the overshoot specifications are applicable. - MIN limit is relative to single-ended signals, the undershoot specifications are applicable. - The typical value of VIX(AC) is expected to be about 0.5 x VDD of the transmitting device and VIX(AC) is expected to track variations in VDD. VIX(AC) indicates the voltage at which differential input signals must cross. - 8. The Vix extended range (±175mV) is allowed only for the clock and this Vix extended range is only allowed when the following conditions are met: The single-ended input signals are monotonic, have the single-ended swing VSEL, VSEH of at least VDD/2 ±250mV, and the differential slew rate of CK, CK\ is greater than 3V/ns. ### **OVERSHOOT/UNDERSHOOT SPECIFICATIONS** ### **OVERSHOOT/UNDERSHOOT SPECIFICATIONS** | Table 23: Differential Input Operating Conditions (tDVAC) for CKx, CKx DQSx, and DQSx\ | | | | | | |----------------------------------------------------------------------------------------|--------------------------------------------------------|-------|--|--|--| | Below VIL (AC) | | | | | | | | <sup>t</sup> DVAC (ps) at [VIHDIFF(AC) to VILDIff(AC)] | | | | | | Slew Rate (V/ns) | 350mV | 300mV | | | | | -4.0 | 75 | 175 | | | | | 4.0 | 57 | 170 | | | | | 3.0 | 50 | 167 | | | | | 2.0 | 38 | 163 | | | | | 1.9 | 34 | 162 | | | | | 1.6 | 29 | 161 | | | | | 1.4 | 22 | 159 | | | | | 1.2 | 13 | 155 | | | | | 1.0 | 0 | 150 | | | | | <1.0 | 0 | 150 | | | | ### **SLEW RATE DEFINITIONS FOR SINGLE-ENDED INPUT SIGNALS** Setup ( ${}^t$ IS and ${}^t$ DS) nominal slew rate for a rising signal is defined as the slew-rate between the last crossing of VREF and the first crossing VIH(AC) MIN. Setup ( ${}^t$ IS and ${}^t$ DS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VREF an the first crossing of VIL(AC) MAX. Hold ( $^{1}$ IH and $^{1}$ DH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VIL(DC) MAX and the first crossing of VREF. Hold ( $^{1}$ IH and $^{1}$ DH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VIH(DC) MIN and the first crossing of VREF. | TABLE 24: SINGLE-ENDED INPUT SLEW RATE | | | | | | | |----------------------------------------|---------|------------|------------|--------------------------|--|--| | Input Slew Rate (Linear Signals) | | Measured | | | | | | Input | Edge | From To | | Calculation | | | | | Rising | VREF | VIH(AC)MIN | Vih(AC) MIN - Vref | | | | Setup | Falling | VREF | VIL(AC)MAX | | | | | Hold | Rising | VIL(DC)Max | VREF | VREF - VIL(DC) MAX ΔTFH | | | | 11314 | Falling | VIH(DC)MIN | VREF | VIH(DC) MIN - VREF ΔTRSH | | | ### **SLEW RATE DEFINITIONS FOR SINGLE-ENDED INPUT SIGNALS** ### **SLEW RATE DEFINITIONS FOR DIFFERENTIAL INPUT SIGNALS** Input slew rate for differential signals (CKx, CKx\, UDQSx , UDQSx\, LDQSx and LDQSx\) are defined and measured as shown in Table 25. The nominal slew rate for a rising signal is defined as the slew rate between VIL(DIFF) MAX and VIH(DIFF) MIN. The nominal slew rate for a falling signal is defined as the slew rate between VIH(DIFF) MIN and VIL(DIFF) MAX. | Table 25: Differential Input Slew Rate Definition | | | | | | | |---------------------------------------------------|----------------------------------|------|------------|-----------------------------------------|--|--| | Input Slew Rate | Input Slew Rate (Linear Signals) | | ured | | | | | Input | Edge | From | То | Calculation | | | | CK and DQS | Rising | VREF | VIH(AC)MIN | VIH(DIFF) MIN - VIL(DIFF) MAX | | | | Reference | Falling | VREF | VIL(AC)MAX | VIH(DIFF) MIN - VIL(DIFF) MAX ΔTF(DIFF) | | | #### **ODT CHARACTERISTICS** ODT's effective resistance RTT is defined by MR1[9,6 and 2]. ODT is applied to the DQx, UDMx, LDMx, UDQSx, UDQSx\, LDQSx and LDQSx\ balls. The ODT target values are listed in Table 29. | Table 26: On-Die Termination DC Electrical Characteristics | | | | | | | | |------------------------------------------------------------|---------|-----|--------|---------|-------|------------|--| | Parameter/Condition | Symbol | MIN | TYP | MAX | UNITS | NOTES | | | RTT effective impedance | RTT_EFF | | See Ta | able 27 | | 1, 2, 4 | | | Deviation of VM with respect to VDDQ/2 | ΔVM | -5 | | 5 | % | 1, 2, 3, 4 | | #### NOTES: - Tolerance limits are applicable after a proper ZQ calibration has been performed at a stable temperature and voltage (VDDQ=VDD, VssQ-Vss). Refer to "ODT Sensitivity" on page 38 if either the temperature or voltage changes after calibration. - 2. Measurement definition for RTT: Apply VIH(AC) to a pin under test and measure the current I[VIH(AC)], then apply VIL(AC) to pin under test and measure current I[VIL(AC)]: $$\mathsf{RTT} \ = \ \frac{\mathsf{VIL}(\mathsf{AC}) \cdot \mathsf{VIL}(\mathsf{AC})}{\mathsf{I}[\mathsf{VIH}(\mathsf{AC})) \cdot \mathsf{I}(\mathsf{VIL}(\mathsf{AC}))]}$$ 3. Measure voltage (VM) at the tested pin with no load: $$\Delta VM = \left[ \begin{array}{c} 2 \times VM \\ \hline VDDQ \end{array} \right] \times 100$$ For extended MIL-temp devices, the minimum values are derated by 6% when the device is between -40°C and 0°C (TA). | BLE 27: RTT I | EFFECTIVE IMPED | DANCES | | | | | | |---------------|-----------------|-------------|--------------------------|------------|----------------|------------|-------------| | MR1 | | | | | | | | | [9,6,2] | Rтт | Resistor | VOUT<br>0.2 x VDDQ | MIN<br>0.6 | <b>TYP</b> 1.0 | MAX<br>1.1 | UNIT<br>RZQ | | | | D100pp040 | | | _ | | RZQ | | | | RTT120PD240 | 0.5 x VddQ | 0.9 | 1.0 | 1.1 | | | 0, 1, 0 | 120 $\Omega$ | | 0.8 x VddQ | 0.9 | 1.0 | 1.4 | RZQ | | | | _ | 0.2 x VddQ | 0.9 | 1.0 | 1.4 | RZQ | | | | RTT120PU240 | 0.5 x VddQ | 0.9 | 1.0 | 1.1 | RZQ | | | | | 0.8 x VddQ | 0.9 | 1.0 | 1.1 | RZQ | | | | 120Ω | VIL(AC) to VIH(AC) | 0.9 | 1.0 | 1.6 | RZQ | | | | | 0.2 x VddQ | 0.6 | 1.0 | 1.1 | RZQ | | | | RTT60PD120 | 0.5 x VddQ | 0.9 | 1.0 | 1.1 | RZQ | | 0, 0, 1 | 60Ω | | 0.8 x VDDQ | 0.9 | 1.0 | 1.4 | RZQ | | 0, 0, 1 | 0012 | | 0.2 x VddQ | 0.9 | 1.0 | 1.4 | RZQ | | | | RTT60pu240 | 0.5 x VddQ | 0.9 | 1.0 | 1.1 | RZQ | | | | | 0.8 x VddQ | 0.9 | 1.0 | 1.1 | RZQ | | | 60Ω | | VIL(AC) to VIH(AC) | 0.9 | 1.0 | 1.6 | RZQ | | | | | 0.2 x VddQ | 0.6 | 1.0 | 1.1 | RZQ | | | | RTT40PD80 | 0.5 x VddQ | 0.9 | 1.0 | 1.1 | RZQ | | | | | 0.8 x VddQ | 0.9 | 1.0 | 1.4 | RZQ | | 0, 1, 1 | 40Ω | RTT40PU80 | 0.2 x VDDQ | 0.9 | 1.0 | 1.4 | RZQ | | | | | 0.5 x VddQ | 0.9 | 1.0 | 1.1 | RZQ | | | | | 0.8 x VddQ | 0.9 | 1.0 | 1.1 | RZQ | | | 40Ω | | VIL(AC) to VIH(AC) | 0.9 | 1.0 | 1.6 | RZQ | | | | | 0.2 x VDDQ | 0.6 | 1.0 | 1.1 | RZQ | | | | RTT30PD60 | 0.5 x VddQ | 0.9 | 1.0 | 1.1 | RZQ | | | | | 0.8 x VddQ | 0.9 | 1.0 | 1.4 | RZQ | | 1, 0, 1 | 30Ω | | 0.2 x VDDQ | 0.9 | 1.0 | 1.4 | RZQ | | | | RTT30PU60 | 0.5 x VddQ | 0.9 | 1.0 | 1.1 | RZQ | | | | | 0.8 x VddQ | 0.9 | 1.0 | 1.1 | RZQ | | - | | 30Ω | VIL(AC) to VIH(AC) | 0.9 | 1.0 | 1.6 | RZQ | | | | | 0.2 x VDDQ | 0.6 | 1.0 | 1.1 | RZQ | | | | RTT20PD40 | 0.5 x VDDQ | 0.9 | 1.0 | 1.1 | RZQ | | 1, 0, 0 | | 20, 5,10 | 0.8 x VDDQ | 0.9 | 1.0 | 1.4 | RZQ | | | 20Ω | | 0.2 x VDDQ | 0.9 | 1.0 | 1.4 | RZQ | | | | Rтт20рu40 | 0.5 x VDDQ | 0.9 | 1.0 | 1.4 | RZQ | | | | 1111201040 | 0.5 x VDDQ<br>0.8 x VDDQ | 0.9 | 1.0 | 1.1 | RZQ | | | | 200 | | | | | | | | | 20Ω | VIL(AC) to VIH(AC) | 0.9 | 1.0 | 1.6 | RZ | #### **ODT SENSITIVITY** If either the temperature or voltage changes after I/O calibration, the tolerance limits listed in Table 26 can be expected to widen according to Tables 28 and 29. | TABLE 28: ODT SENSITIVITY DEFINITION | | | | | | |--------------------------------------|------------------------------|-------------------------------------|----------------------|--|--| | Symbol | MIN | MAX | UNITS | | | | Rтт | 0.9 - dRTTdT x dRTTdV x [DV] | 1.6 + dRттdT x [DT] + dRттdV x [DV] | RZQ/(2, 4, 6, 8, 12) | | | | TABLE 29 - ODT TEMPERATURE & VOLTAGE SENSITIVITY | | | | | | | |--------------------------------------------------|-----|------|-------|--|--|--| | Change | MIN | MAX | UNITS | | | | | dRTTdT | 0 | 1.5 | 0 | | | | | dRTTdV | 0 | 0.15 | 0 | | | | #### **ODT TIMING DEFINITIONS** ODT loading differs from that used in AC timing measurements. Two parameters define when ODT turns on or off synchronously, two define when ODT turns on or off Asynchronously and, another defines when ODT turns on or off dynamically. Table 30 outlines and provides definition and measurement reference settings for each parameter. ODT turn-on time begins when the output leaves HIGH-Z and ODT resistance begins to turn on. ODT turn-off time begins when the output leaves LOW-Z and ODT resistance begins to turn-off. ### **ODT TIMING DEFINITIONS** | Table 3 | 0: ODT TIMING DEFINITIONS | | | |--------------------------------|------------------------------------------------------------|---------------------------------------------|----------------------| | Symbol | Begin Point Definition | End Point Definition | Figure | | tAON | Rising edge of CK-CK\ defined by the end point of ODTL on | Extrapolated point at VssQ | Figure 25 on page 61 | | tAOF | Rising edge of CK-CK\ defined by the end point of ODTL off | Extrapolated point at VRTT_NORM | Figure 25 on page 61 | | <sup>t</sup> AONPD | Rising edge of CK-CK\ with ODT first being registered HIGH | Extrapolated point at VssQ | Figure 26 on page 62 | | <sup>t</sup> AOF <sub>PD</sub> | Rising edge of CK-CK\ with ODT first being registered LOW | Extrapolated point at VRTT_NOM | Figure 26 on page 62 | | tADC | Rising edge of CK-CK\ defined by the end point of ODTLCNW, | Extrapolated points at VRTT_WR and VRTT_NOM | Figure 27 on page 63 | | | ODTLCWN4, or ODTLCWN8 | | | | Table 31: | TABLE 31: REFERENCE SETTINGS FOR ODT TIMING MEASUREMENTS | | | | | | | | |--------------------------------|----------------------------------------------------------|----------------|-------|-------|--|--|--|--| | Measured<br>Parameter | RTT_NORM Setting | RTT_WR_Setting | VSW1 | VSW2 | | | | | | <sup>t</sup> AON | RZQ/4 (60Ω) | n/a | 50mV | 100mV | | | | | | | RZQ/12 (20Ω) | n/a | 100mV | 200mV | | | | | | <sup>t</sup> AOF | RZQ/4 (60Ω) | n/a | 50mV | 100mV | | | | | | | RZQ/12 (20Ω) | n/a | 100mV | 200mV | | | | | | <sup>t</sup> AON <sub>PD</sub> | RZQ/4 (60Ω) | n/a | 50mV | 100mV | | | | | | | RZQ/12 (20Ω) | n/a | 100mV | 200mV | | | | | | <sup>t</sup> AOF <sub>PD</sub> | RZQ/4 (60Ω) | n/a | 50mV | 100mV | | | | | | | RZQ/12 (20Ω) | n/a | 100mV | 200mV | | | | | | <sup>t</sup> ADC | RZQ/12 (20Ω) | RZQ/2 (120Ω) | 200mV | 300mV | | | | | ### **ODT CHARACTERISTICS** #### **OUTPUT DRIVER IMPEDANCE** #### 34 OHM OUTPUT DRIVER IMPEDANCE The $34\Omega$ driver (MR1[5,1]=01) is the default driver. Unless otherwise stated, all timings and specifications listed herein apply to the $34\Omega$ driver only. Its impedance RoN is defined by the value of the external reference resistor RZQ as follows: RoN34=RZQ/7 (with nominal RZQ=240 $\Omega\pm1\%$ ) and is actually $34.3\Omega\pm1\%$ . The $34\Omega$ output driver impedance characteristics are listed in Table 32. | Table 3 | Table 32: 34 $\Omega$ Driver Impedance Characteristics | | | | | | | | |--------------|--------------------------------------------------------|----------------|----------|-----|-----|-----|-------|-------| | MR1[5,1] | Ron | RESISTOR | Vоит | MIN | ТҮР | MAX | UNITS | NOTES | | | | | 0.2/VddQ | 0.6 | 1.0 | 1.1 | RZQ/7 | 1 | | | | Ron34pd | 0.5/VddQ | 0.9 | 1.0 | 1.1 | RZQ/7 | 1 | | | | | 0.8/VddQ | 0.9 | 1.0 | 1.4 | RZQ/7 | 1 | | 0, 1 | <b>34.3</b> Ω | | 0.2/VddQ | 0.9 | 1.0 | 1.4 | RZQ/7 | 1 | | | | Ron34pu | 0.5/VddQ | 0.9 | 1.0 | 1.1 | RZQ/7 | 1 | | | | | 0.8/VddQ | 0.6 | 1.0 | 1.1 | RZQ/7 | 1 | | Pull-Up/Pull | -Down misr | match (MMPUPD) | 0.5/VddQ | -10 | n/a | 10 | % | 1, 2 | #### NOTES: - 1. Tolerance limits assume RZQ of 240Ω (±1%) and are applicable after proper ZQ calibration has been performed at a stable temperature and voltage (VDDQ = VDD, VSsQ = VSs). Refer to "34 Ohm drive sensitivity" if either the temperature or the voltage changes after calibration - 2. Measurement definition for mismatch between pull-up and pull-down (MMPUPD). Mearure both RONPU and RONPD at 0.5 x VDDQ: ### 34 OHM OUTPUT DRIVER IMPEDANCE #### 34 OHM DRIVER The $34\Omega$ driver's current range has been calculated and summarized in Table 34 for VDD=1.35V, Table 35 for VDD=1.4175V and Table 36 for VDD=1.2825V. The individual pull-up and pull-down resistors (RON34PD and RON34PU) are defined as follows with the Impedance Calculations listed in Table 36. - RON34PD=(VOUT)/[IOUT]: RON34PU is turned off - RON34PU=(VDDQ-VOUT)/[IOUT]: RON34PD is turned off | Table 33 | Table 33: 34 $\Omega$ Driver Pull-Up and Pull-Down Impedance Calculations | | | | | | | |----------|---------------------------------------------------------------------------|----------|----------|-------|------|-------|-------| | | | Ron | | MIN | TYP | MAX | UNITS | | | RZQ = 240Ω±1% | | | 237.6 | 240 | 242.4 | Ω | | | RZQ = (240Ω±1%)/7 | | | | 34.3 | 34.6 | Ω | | MR1[5,1] | RON | RESISTOR | VOUT | MIN | TYP | MAX | UNITS | | | | | 0.2/VddQ | 2.04 | 34.3 | 38.1 | Ω | | | | Ron34pd | 0.5/VddQ | 30.5 | 34.3 | 38.1 | Ω | | | | | 0.8/VddQ | 30.5 | 34.3 | 48.5 | Ω | | 0, 1 | <b>34.3</b> Ω | 0.2/VddQ | 30.5 | 34.3 | 48.5 | Ω | | | | | Ron34pu | 0.5/VddQ | 30.5 | 34.3 | 38.1 | Ω | | | | | 0.8/VddQ | 20.4 | 34.3 | 38.1 | Ω | | TABLE 34 | Table 34: 34 $\Omega$ Driver IOH/IOL Characteristics: Vdd = VddQ = 1.35V | | | | | | | |----------|--------------------------------------------------------------------------|----------|------------------|------|------|------|-------| | MR1[5,1] | Ron | RESISTOR | Vоит | MIN | TYP | MAX | UNITS | | | | | IOL @ 0.2 x VDDQ | 14.7 | 8.8 | 7.9 | mA | | | | Ron34pd | IOL @ 0.5 x VDDQ | 24.6 | 21.9 | 19.7 | mA | | 0, 1 | <b>34.3</b> Ω | | IOL @ 0.8 x VDDQ | 39.3 | 35 | 24.8 | mA | | 0, 1 | 04.032 | 74.052 | IOL @ 0.2 x VDDQ | 39.3 | 35 | 24.8 | mA | | | | Ron34pu | IOL @ 0.5 x VDDQ | 24.6 | 21.9 | 19.7 | mA | | | | | IOL @ 0.8 x VDDQ | 14.7 | 8.8 | 7.9 | mA | | Table 35 | Table 35: 34 $\Omega$ Driver IOH/IOL Characteristics: Vdd=VddQ=1.4175V | | | | | | | |----------|------------------------------------------------------------------------|----------|------------------|------|------|------|-------| | MR1[5,1] | Ron | RESISTOR | Vouт | MIN | TYP | MAX | UNITS | | | | | IOL @ 0.2 x VDDQ | 15.5 | 9.2 | 8.3 | mA | | | | Ron34pd | IOL @ 0.5 x VDDQ | 25.8 | 23 | 20.7 | mA | | 0, 1 | <b>34.3</b> Ω | | IOL @ 0.8 x VDDQ | 41.2 | 36.8 | 26 | mA | | 0, 1 | <b>34.3</b> 52 | | IOL @ 0.2 x VDDQ | 41.2 | 36.8 | 26 | mA | | | | Ron34pu | IOL @ 0.5 x VDDQ | 25.8 | 23 | 20.7 | mA | | | | | IOL @ 0.8 x VDDQ | 15.5 | 9.2 | 8.3 | mA | ### **34 OHM OUTPUT DRIVER IMPEDANCE** | Table 36 | Table 36: 34\O Driver IOH/IOL Characteristics: Vdd=VddQ=1.2825V | | | | | | | |----------|-----------------------------------------------------------------|----------|------------------|------|------|------|-------| | MR1[5,1] | Ron | RESISTOR | Vоит | MIN | TYP | MAX | UNITS | | | | | IOL @ 0.2 x VDDQ | 14 | 8.3 | 7.5 | mA | | | | Ron34pd | IOL @ 0.5 x VDDQ | 23.3 | 20.8 | 18.7 | mA | | 0, 1 | <b>34.3</b> Ω | | IOL @ 0.8 x VDDQ | 37.3 | 33.3 | 23.5 | mA | | 0, 1 | 34.352 | | IOL @ 0.2 x VDDQ | 37.3 | 33.3 | 23.5 | mA | | | | Ron34pu | IOL @ 0.5 x VDDQ | 23.3 | 20.8 | 18.7 | mA | | | | | IOL @ 0.8 x VDDQ | 14 | 8.3 | 7.5 | mA | # $34\Omega$ OUTPUT DRIVER SENSITIVITY If either the temperature or voltage changes after ZQ calibration, the tolerance limits listed in Table 32 can be expected to widen according to Table 37 and 38. | Table 37: 34 $\Omega$ O | UTPUT DRIVER SENSITIVITY DEFINITION | | | |-------------------------|---------------------------------------------------------|---------------------------------------------------------|-------| | Symbol | MIN | MAX | UNITS | | RON @ 0.8 x VDDQ | 0.9 - dRondTH x [ $\Delta$ T] + dRondVH x [ $\Delta$ V] | 1.1 - dRondTH x [ $\Delta$ T] + dRondVH x [ $\Delta$ V] | RZQ/7 | | RON @ 0.5 x VDDQ | 0.9 - dRondTM x [ $\Delta$ T] + dRondVM x [ $\Delta$ V] | 1.1 - dRondTM x [ $\Delta$ T] + dRondVM x [ $\Delta$ V] | RZQ/7 | | Ron @ 0.2 x VddQ | 0.9 - dRondTL x [ $\Delta$ T] + dRondVL x [ $\Delta$ V] | 1.1 - dRondTL x [ $\Delta$ T] + dRondVL x [ $\Delta$ V] | RZQ/7 | | <b>TABLE 38: 34</b> $\Omega$ <b>C</b> | OUTPUT DRIVER VOLTAGE AND TEMPERATURE | SENSITIVITY | | |---------------------------------------|---------------------------------------|-------------|-------| | Change | MIN | MAX | UNITS | | dRondTM | 0 | 1.5 | %/°C | | dRondVM | 0 | 0.13 | %/mV | | dRondTL | 0 | 1.5 | %/°C | | dRondVL | 0 | 0.13 | %/mV | | dRondTH | 0 | 1.5 | %/°C | | dRondVH | 0 | 0.13 | %/mV | ### **ALTERNATIVE 40 OHM DRIVER** | TABLE 3 | <b>9 - 40</b> Ω | Driver Impedan | CE CHARACTERIS | STICS | | | | | |---------------|-----------------|----------------|----------------|-------|-----|-----|-------|-------| | MR1[5,1] | Ron | RESISTOR | <b>V</b> out | MIN | TYP | MAX | UNITS | NOTES | | | | | 0.2/VddQ | 0.6 | 1.0 | 1.1 | RZQ/6 | 1 | | | | Ron40pd | 0.5/VddQ | 0.9 | 1.0 | 1.1 | RZQ/6 | 1 | | | 40.00 | | 0.8/VddQ | 0.9 | 1.0 | 1.4 | RZQ/6 | 1 | | 0, 1 | <b>40.0</b> Ω | | 0.2/VddQ | 0.9 | 1.0 | 1.4 | RZQ/6 | 1 | | | | Ron40pu | 0.5/VddQ | 0.9 | 1.0 | 1.1 | RZQ/6 | 1 | | | | | 0.8/VddQ | 0.6 | 1.0 | 1.1 | RZQ/6 | 1 | | Pull-Up/Pull- | -Down misr | match (MMPUPD) | 0.5/VddQ | -10 | n/a | 10 | % | 1, 2 | #### NOTES: - 1. Tolerance limits assume RZQ of 240Ω (±1%) and are applicable after proper ZQ calibration has been performed at a stable temperature and voltage (VDDQ = VDD, VssQ = Vss). Refer to "40 Ohm drive sensitivity" if either the temperature or the voltage changes after calibration - 2. Measurement definition for mismatch between pull-up and pull-down (MMPUPD). Mearure both RonPU and RonPD at 0.5 x VDDQ: $$MMPUPD = \frac{RONPU - RONPD}{RONNOM} x 100$$ #### **40**Ω **OUTPUT DRIVER SENSITIVITY** If either the temperature or voltage changes after I/O calibration, the tolerance limits listed in Table 39 can be expected to widen according to Table 40 and 41. | JTPUT DRIVER SENSITIVITY DEFINITION | | | |---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MIN | MAX | UNITS | | 0.9 - dRondTH x [ $\Delta$ T] + dRondVH x [ $\Delta$ V] | 1.1 - dRondTH x [ $\Delta$ T] + dRondVH x [ $\Delta$ V] | RZQ/6 | | 0.9 - dRondTM x [ $\Delta$ T] + dRondVM x [ $\Delta$ V] | 1.1 - dRondTM x [ $\Delta$ T] + dRondVM x [ $\Delta$ V] | RZQ/6 | | 0.9 - dRondTL x [ $\Delta$ T] + dRondVL x [ $\Delta$ V] | 1.1 - dRondTL x [ $\Delta$ T] + dRondVL x [ $\Delta$ V] | RZQ/6 | | | MIN<br>0.9 - dRondTH x [ $\Delta$ T] + dRondVH x [ $\Delta$ V]<br>0.9 - dRondTM x [ $\Delta$ T] + dRondVM x [ $\Delta$ V] | MINMAX $0.9 - dRondTH \times [\Delta T] + dRondVH \times [\Delta V]$ $1.1 - dRondTH \times [\Delta T] + dRondVH \times [\Delta V]$ $0.9 - dRondTM \times [\Delta T] + dRondVM \times [\Delta V]$ $1.1 - dRondTM \times [\Delta T] + dRondVM \times [\Delta V]$ | ### **ALTERNATIVE 40 OHM DRIVER** | TABLE 41: 40 $\Omega$ C | UTPUT DRIVER VOLTAGE AND TEMPERATE | IRE SENSITIVITY | | |-------------------------|------------------------------------|-----------------|-------| | Change | MIN | MAX | UNITS | | dRondTM | 0 | 1.5 | %/°C | | dRondVM | 0 | 0.15 | %/mV | | dRondTL | 0 | 1.5 | %/°C | | dRondVL | 0 | 0.15 | %/mV | | dRondTH | 0 | 1.5 | %/°C | | dRondVH | 0 | 0.15 | %/mV | #### **OUTPUT CHARACTERISTICS AND OPERATING CONDITIONS** The SDRAM uses both single-ended and differential output drivers. The single-ended output driver is summarized in Table 42 while the differential output driver is summarized in Table 43. | TABLE 42: SINGLE-ENDED OUTPUT DRIVER O | CHARACTERISTICS | | | | | |-------------------------------------------------------------|-----------------|-------------------------|------------|-------|------------| | Parameter/Condition | Symbol | MIN | MAX | UNITS | NOTES | | Output leakage current: DQ are disabled; | loz | -5 | 5 | uA | 1 | | $0V \le V_{OUT} \le V_{DD}Q$ ; ODT is disabled; ODT is HIGH | | | | | | | Output slew rate: Single-ended; for rising and falling | SRQSE | 2.5 | 6 | V/ns | 1, 2, 3, 4 | | edges, measure between VoL(AC) = VREF - 0.1 x VDDQ | | | | | | | and VOH (AC) = VREF + 0.1 x VDDQ | | | | | | | Single-ended DC high-level output voltage | Voh(DC) | 0.8 x | VDDQ | V | 1, 2, 5 | | Single-ended DC mid-point level output voltage | Vom(DC) | 0.5 x | VddQ | V | 1, 2, 5 | | Single-ended DC low-point level output voltage | Vol(DC) | 0.2 x | VddQ | V | 1, 2, 5 | | Single-ended DC high-point level output voltage | Voh(AC) | VTT + 0. | 1 x VddQ | V | 1, 2, 3, 6 | | Single-ended DC low-point level output voltage | Vol(AC) | VTT - 0. | 1 x VddQ | V | 1, 2, 3, 6 | | Delta Ron between pull-up and pull-down for DQ/DQS | MMPUPD | -10 | 10 | % | 1, 7 | | Test load for AC timing and output slew rates | Output | to VTT (VDDQ/2) via 250 | n resistor | | 3 | #### NOTES: - 1. RZQ of $240\Omega$ (±1%) with RZQ/7 enabled (default $34\Omega$ driver) and is applicable after proper ZQ calibration has been performed at a stable temperature and voltage (VDQ = VDD, VssQ = Vss). - 2. VTT = VDDQ/2 - 3. See Figure 31 on page 69 for the test load configuration. - 4. The 6V/ns maximum is applicable for a single DQ signal when it is switching from either HIGH to LOW or LOW to HIGH while the remaining DQ signals in the same byte lane are combinations, the maximum limit of 6V/ns maximum is reduced to 5V/ns. - 5. See Table 32 on page 41 IV curve linearity. Do not use AC Test load. - See Table 44 on page 48 for output slew rate. - 7. See Table 32 on page 41 for additional information. - See Figure 29 on page 67 for an example of a single-ended output signal. | Table 43: Differential Output Driver ch | IARACTERISTICS | | | | | |---------------------------------------------------------------|----------------|------------------------|----------------------------|-------|---------| | Parameter/Condition | Symbol | MIN | MAX | UNITS | NOTES | | Output leakage current: DQ are disabled; | loz | -5 | 5 | uA | 1 | | 0V ≤ Vouт≤ VpdQ; ODT is HIGH | | | | | | | Output slew rate: Differential; for rising and falling edges, | SRQDIFF | 5 | 12 | V/ns | 1 | | measure between VoLDIFF(AC) = - 0.2 x VDDQ and VOH | | | | | | | $(AC) = +0.2 \times VDDQ$ | | | | | | | Output differential cross-point voltage | Vox(AC) | VREF-150 | VREF+150 | mV | 1, 2, 3 | | Differential high-level output voltage | VohDIFF(AC) | + 0.2 ) | ( VDDQ | V | 1, 4 | | Differential low-level output voltage | VolDIFF(AC) | - 0.2 > | ( VDDQ | V | 1, 4 | | Delta Ron between pull-up and pull-down for DQ/DQS | MMPUPD | -10 | 10 | % | 1, 5 | | Test load for AC timing and output slew rates | | Output to VTT (VDDQ/2) | ) via 25 $\Omega$ resistor | | 3 | #### NOTES: - RZQ of 240Ω (±1%) with RZQ/7 enabled (default 34Ω driver) and is applicable after proper ZQ calibration has been performed at a stable temperature and voltage (VDDQ = VDD, VssQ = Vss). 6. - 2. VREF = VDDQ/2 - 3. See Figure 31 on page 69 for the test load configuration. - 4. See Table 47 on page 49 for the output slew rate. - 5. See Table 32 on page 59 for additional information. - 6. See Figure 30 on page 68 for an example of a differential output signal. ### **OUTPUT CHARACTERISTICS AND OPERATING CONDITIONS** ### REFERENCE OUTPUT LOAD Figure 22 represents the effective reference load of $25\Omega$ used in defining the relevant device AC timing parameters (except ODT reference timing) as well as the output slew rate measurements. It is not intended to be a precise representation of a particular system environment or a depiction of the actual load presented by any specific Industry test system/apparatus. System designers should use IBIS or other simulation tools to correlate the timing reference load presented or exhibited on the system or system environment. ### **SLEW RATE DEFINITIONS FOR SINGLE-ENDED OUTPUT SIGNALS** The single-ended output driver is summarized in Table 42. With the reference load for timing measurements, the output slew-rate for falling and rising edges is defined and measured between VoL(AC) and VoH(AC) for single-ended signals as indicated in Table 44 and Figure 23. | TABLE 44: SII | NGLE-ENDED OUTP | UT SLEW RATE | | | |-----------------|--------------------|--------------|---------|--------------------------| | Output Slew Rat | e (Linear Signals) | Meas | ured | | | Output | Edge | From | То | Calculation | | | Rising | Vol(AC) | Voh(AC) | VOH(AC) - VOL (AC) ΔTRSE | | DQ | Falling | Voh(AC) | Vol(AC) | Voh(AC) - Vol(AC) ΔTFSE | ### **SLEW RATE DEFINITIONS FOR DIFFERENTIAL OUTPUT SIGNALS** The differential output driver is summarized in Table 43. With the reference load for timing measurements, the output slew rate for falling and rising edges is defined and measured between VoL(AC) and VoH(AC) for differential signals, as shown in Table 45 and Figure 33. | TABLE 45: DIF | FERENTIAL OUTPU | T SLEW RATE DEF | INITION | | |------------------|--------------------|-----------------|-------------|------------------------------------| | Output Slew Rate | e (Linear Signals) | Meas | ured | | | Output | Edge | From | То | Calculation | | Dog Dog | Rising | VolDIFF(AC) | VonDIFF(AC) | VOHDIFF(AC) - Vol DIFF(AC) ΔTRDIFF | | DQS, DQS\ | Falling | VohDIFF(AC) | VoLDIFF(AC) | VOHDIFF(AC) - VOLDIFF(AC) ΔTFDIFF | | TABLE 46: SPEED E | Bins | | | | | | | | | | |--------------------------|---------------------------|-----------------------|-------|--------------------------|-----------------------|-----------------------|------------|-------------------------|-------|-------| | | | | , | R3-1333)<br>i; 10-10-10] | -12 (DDF<br>[CWL=1.25 | , | -11 (DDF | 3-1866)<br>7; 13-13-13] | | | | Parameter | | Symbol | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | ACTIVATE to internal REA | D or WRITE delay time | <sup>t</sup> RCD | 15 | - | 13.75 | - | 13.91 | - | ns | | | PRECHARGE command p | eriod | t <sub>RP</sub> | 15 | - | 13.75 | - | 13.91 | - | ns | | | ACTIVATE-to-ACTIVATE of | or REFRESH command period | <sup>t</sup> RC | 51 | - | 48.75 | - | 48.91 | - | ns | | | ACTIVATE-to-PRECHARG | E command period | <sup>t</sup> RAS | 36 | 9 x <sup>t</sup> REFI | 35 | 9 x <sup>t</sup> REFI | 34 | 9 x <sup>t</sup> REFI | ns | 1 | | | CWL=5 | <sup>t</sup> CK (AVG) | 3 | 3.3 | 3 | 3.3 | 3 | 3 | ns | 2 | | CL=5 | CWL=6 | <sup>t</sup> CK (AVG) | | | | | | | ns | 3 | | | CWL=7 | <sup>†</sup> CK (AVG) | | | | | | | ns | 3 | | | CWL=5 | <sup>t</sup> CK (AVG) | 2.5 | 3.3 | 2.5 | 3.3 | 2.5 | 3.3 | ns | 2 | | CL=6 | CWL=6 | <sup>t</sup> CK (AVG) | | | | | | | ns | 3 | | | CWL=7 | <sup>t</sup> CK (AVG) | | | | | | | ns | 3 | | | CWL=5 | <sup>t</sup> CK (AVG) | | | | | | | ns | 3 | | CL=8 | CWL=6 | <sup>†</sup> CK (AVG) | 1.875 | <2.5 | 1.875 | <2.5 | 1.875 | <2.5 | ns | 2,3 | | | CWL=7 | <sup>†</sup> CK (AVG) | | | | | | | ns | 3 | | | CWL=5 | <sup>t</sup> CK (AVG) | | | | | | | ns | 3 | | CL=10 | CWL=6 | <sup>t</sup> CK (AVG) | | | | | | | ns | 3 | | | CWL=7 | <sup>†</sup> CK (AVG) | 1.5 | <1.875 | 1.5 | <1.875 | 1.5 | 1.875 | ns | 2,3 | | Supported CL Settings | | | 5, 6, | 8, 10 | 5, 6 | , 8,10 | 5, 6, 8, 1 | 0, 11,13 | CK | | | Supported CWL Settings | | | 5, | 6, 7 | 5, | 6, 7 | 5, 6, | 7, 8, 9 | CK | | #### NOTES: - 1. tREFI depends on tOPER - The CL and CWL setting result in <sup>t</sup>CK requirements. When making a selection of <sup>t</sup>CK, both CL and CWL requirement settings need to be fulfilled. - Reserved (filled blocks) settings are not allowed. ### Table 47 (sheet 1 of 6) - Electrical Characteristics and AC Operating conditions | | | | | | | 1000 | | 1000 | | | |---------------------------------------|--------------------------|-------------------------|-----------|--------------------------|---------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------|-----------|-------| | | | | -15 (DD | -15 (DDR3-1333) | -12 (DDF | -12 (DDR3-1600) | -11 (DDR3-1866) | 3-1866) | | | | | | | [CWL=1.5; | 10-10-10] | [CWL=1.25 | ; 11-11-11] | [CWL=1.5; 10-10-10] [CWL=1.25; 11-11-11] [CWL=1.07; 13-13-13] | ; 13-13-13] | | | | d e | Parameter | Symbol | MIN | MAX | MIN | MAX | MIN | MAX | Units | Notes | | | TC = 0°C to <85°C | | ∞ | 7800 | ∞ | 7800 | ∞ | 7800 | | 9,42 | | Clock period average: DLL | TC = 85°C to 105°C | *CKDLL_DIS | 8 | 0068 | 8 | 0068 | 8 | 3900 | ns | 9,42 | | disable mode | TC = >105°C to ≤125°C | | 8 | 2900 | 8 | 2900 | - | - | | 9,42 | | Clock period average: DLL enable mode | le mode | ⁺CK (AVG) | | See SPEED B | IN TABLE (#4 | 19) for tCK ra | See SPEED BIN TABLE (#49) for tCK range allowed | | ns | 10,11 | | HIGH pulse width average | | CH (AVG) | 0.47 | 6.53 | 0.47 | 0.53 | 0.47 | 0.53 | CK | 12 | | LOW pulse width average | | <sup>t</sup> CL (AVG) | 0.47 | 0.53 | 0.47 | 0.53 | 0.47 | 0.53 | X | 12 | | חשדדוו אסייסים לוסולי | DIL LOCKED | <sup>t</sup> JITPER | -80 | 08 | 02- | 02 | 09- | 90 | sd | 13 | | cioca pellod Jil I En | DLL LOCKING | †JITPER, LCK | -70 | 0/ | 09- | 09 | 09- | 20 | sd | 13 | | Clock absolute period | | <sup>†</sup> CLK (ABS) | MIN=tCK ( | AVG) MIN+t | JITPER MIN; | MAX=tCK (A | MIN=tCK (AVG) MIN+tJITPER MIN; MAX=tCK (AVG)MAX+tJITPER MAX | TPER MAX | bs | | | Clock absolute HIGH pusle width | h | <sup>t</sup> CH (ABS) | 0.43 | | 0.43 | | 0.43 | - | tCK (AVG) | 14 | | Clock absolute LOW pulse width | 4 | (ABS) | 0.43 | - | 0.43 | - | 0.43 | | tck (AVG) | 15 | | olong of clare | DLL LOCKED | ¹JITCC | 16 | 160 | 71 | 140 | 12 | 120 | sd | 16 | | cycle-to-cycle Jil Len | DLL LOCKING | יודככ, נכא <sup>†</sup> | 17 | 140 | 21 | 120 | )[ | 100 | sd | 16 | | | 2 Cycles | *ERR2PERR | -118 | 118 | -103 | 103 | 88- | 88 | sd | 17 | | | 3 Cycles | <sup>t</sup> ERR3PERR | -140 | 140 | -122 | 122 | -105 | 105 | sd | 17 | | | 4 Cycles | *ERR4PERR | -155 | 155 | -136 | 136 | -117 | 117 | sd | 17 | | | 5 Cycles | <sup>t</sup> ERR5PERR | -168 | 168 | -147 | 147 | -126 | 126 | bs | 17 | | | 6 Cycles | *ERR6PERR | -177 | 177 | -155 | 155 | -133 | 133 | bs | 17 | | | 7 Cycles | <sup>t</sup> ERR7PERR | -186 | 186 | -163 | 163 | -139 | 139 | bs | 17 | | Cumulative error across | 8 Cycles | *ERR8PERR | -193 | 193 | -169 | 169 | -145 | 145 | sd | 17 | | | 9 Cycles | *ERR9PERR | -200 | 200 | -175 | 175 | -150 | 150 | bs | 17 | | | 10 Cycles | *ERR10PERR | -205 | 202 | -180 | 180 | -154 | 154 | sd | 17 | | | 11 Cycles | <sup>t</sup> ERR11PERR | -210 | 210 | -184 | 184 | -158 | 158 | bs | 17 | | | 12 Cycles | <sup>t</sup> err12Perr | -215 | 215 | -188 | 188 | -161 | 161 | sd | 17 | | | n = 13, 14 49, 50 Cycles | <sup>t</sup> ERRnPER | | terrnper I<br>terrnper N | MIN = (1+0.1) | EERRnPER MIN = (1+0.68In[n]) × <sup>t</sup> JITPER MIN<br>ERRnPER MAX = (1+0.68In[n]) × <sup>t</sup> JITPER MA> | terrnper MIN = (1+0.68In[n]) x tjitper MIN<br>terrnper MAX = (1+0.68In[n]) x tjitper MAX | , | sd | 17 | | | | | | | | | | | | | ### Table 47 (sheet 2 of 6) - Electrical Characteristics and AC Operating conditions | | | | ٠ | | ٠ | | ٠ | | | | |--------------------------------------------------------------|---------------------------------|---------------------------------------|-----------|--------------------|----------|----------------------|----------------------|-----------|-----------|-------| | | | | -15 (DD) | -15 (DDR3-1333) | -12 (DDF | -12 (DDR3-1600) | -11 (DDR3-1866) | 3-1866) | | | | | | | [CWL=1.5; | CWL=1.5; 10-10-10] | CWL=1.25 | [CWL=1.25; 11-11-11] | [CWL=1.07; 13-13-13] | 13-13-13] | | | | P. | Parameter | Symbol | M | MAX | MIN | MAX | M | MAX | Units | Notes | | | | DQ Input Timing | ming | | | | | | | | | SETTIB Hims to DOS DOS) | Base (specification) | toc A017E | | | - | | | | bs | 18,19 | | Data SELOF tille to DQS, DQS | VREF @ 1V/ns | DS ACT/5 | - | - | - | - | - | - | sd | 19,20 | | (300 300 ct cmit 011133 ctc0 | Base (specification) | 03100 304 | 30 | - | 10 | - | - | | sd | 18,19 | | Data SELOP time to DQS, DQS\ | VREF @ 1V/ns | DS ACISO | 180 | - | 160 | - | 135 | - | sd | 19,20 | | Data HOLD time from DQS, | Base (specification) | to.: 40200 | 9 | | 45 | | 20 | | sd | 18,19 | | DQS\ | VREF @ 1V/ns | DH ACTOO | 165 | - | 145 | - | 120 | | sd | 19,20 | | Minimum Data Pulse Width | | MdIQ <sup>1</sup> | 400 | | 360 | | 320 | | sd | 41 | | | | DQ Ouput Timing | iming | | | | | | | | | DQS, DQS\ to DQ SKEW, per access | ess | bosod⁺ | - | 125 | - | 100 | - | 85 | sd | | | DQ Output HOLD time from DQS, DQS\ | ); pqs/ | но₁ | 0.38 | - | 0.38 | - | 0.38 | - | tCK (AVG) | 21 | | DQ LOW-Z time from CK, CK\ | | (DQ) ZT <sub>1</sub> | -500 | 250 | -450 | 225 | -390 | 195 | sd | 22,23 | | DQ HIGH-A time from CK, CK\ | | (Da) zH <sub>1</sub> | - | 250 | - | 225 | - | 195 | sd | 22,23 | | | | DQ Strobe Input Timing | ıt Timing | | | | | | | | | DQS,DQS\ RISING to CK, CK\ RISING | ING | SS'OG <sub>↓</sub> | -0.25 | 0.25 | -0.27 | 0.27 | -0.27 | 0.27 | CK | 25 | | DQS, DQS\ DIFFERENTIAL Input Low pulse width | Low pulse width | TSOQ, | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | CK | | | DQS, DQS\ DIFFERENTIAL Input HIGH pul | HIGH pulse width | нѕод, | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | CK | | | DQS, DQS\ FALLING Setup to CK, CK\ RISING | , CK\ RISING | $SSQ_{\scriptscriptstyle \downarrow}$ | 0.2 | - | 0.18 | - | 0.18 | | CK | 25 | | DQS, DQS\ FALLING Hold from CK, CK\ RISING | K, CK\ RISING | $HSQ_{\scriptscriptstyle{1}}$ | 0.2 | - | 0.18 | - | 0.18 | - | CK | 25 | | DQS, DQS\ DIFFERENTIAL WRITE preamble | : preamble | $^{\dagger}$ WPRE | 6.0 | - | 0.9 | - | 6.0 | - | CK | | | DQS, DQS\ DIFFERENTIAL WRITE postamble | : postamble | $TSAM^{\scriptscriptstyle 1}$ | 0.3 | - | 0.3 | - | 0.3 | - | CK | | | | | DQ Strobe Output Timing | ut Timing | | | | | | | | | DQS, DQS\ RISING to/from RISING CK, CK\ | NG CK, CK\ | <sup>t</sup> DQSCK | -255 | 255 | -225 | 225 | -195 | 195 | bs | 23 | | DQS, DQS\ RISING to/from RISING CK, CK\ when DLL is disabled | JG CK, CK\ when DLL is disabled | DLL DIS<br>DLL DIS | 1 | 10 | 7 | 10 | Н | 10 | ns | 56 | | DQS, DQS\ DIFFERENTIAL Output HIGH time | ut HIGH time | нѕо₁ | 0.4 | - | 0.4 | - | 0.4 | - | CK | 21 | | DQS, DQS\ DIFFERENTIAL Output LOW time | rt LOW time | TSƊၞ | 0.4 | - | 0.4 | - | 0.4 | - | CK | 21 | | DQS, DQS\ LOW-Z time (RL-1) | | (DQS) ZI <sub>1</sub> | -500 | 250 | -450 | 225 | -390 | 195 | sd | 22,23 | | DQS, DQS\ HIGH-Z time (RL+BL/2) | 2) | <sup>t</sup> HZ (DQS) | | 250 | - | 225 | - | 195 | bs | 22,23 | | DQS, DQS\ DIFFERENTIAL READ preamble | preamble | <sup>t</sup> RPRE | 6.0 | Note 24 | 0.9 | Note 24 | 0.9 | Note 24 | CK | 23,24 | | DQS, DQS\ DIFFERENTIAL READ postamble | postamble | <sup>t</sup> RPST | 0.3 | Note 27 | 0.3 | Note 27 | 0.3 | Note 27 | CK | 23,27 | # TABLE 47 (SHEET 3 OF 6) - ELECTRICAL CHARACTERISTICS AND AC OPERATING CONDITIONS | | | | 4 | | | | | 1000 | | | |-------------------------------------------------------------------------|------------------------------------|----------------------------|---------------|--------------------------------------|--------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------|-------|----------| | | | | -T3 (DD) | -13 (DDR3-1333)<br>WI -1 5:10-10-101 | 112 (DD)<br>[CW] -1 25 | -12 (DDRS-1600)<br>MI -1 25: 11-11-11] | -15 (DDK5-1555)<br>-17 (DDK5-1555)<br>-17 (DDK1-1 5: 10-10-10] [CW1-1 25: 11-11-11] [CW1-1 07: 13-13-13-13] | 3-1000) | | | | d | Parameter | Symbol | MIN | MAX | MIN | MAX | MIN | MAX | Units | Notes | | | | Command and Address Timing | Idress Timing | <b>50</b> | | | | | | | | DLL Locking time | | <sup>†</sup> DLLK | 512 | - | 512 | - | 512 | | CK | 28 | | CTRL, CMD, ADDR setup to CK, | Base (specification) | tle AC17E | 65 | - | 45 | - | 65 | - | bs | 29,30 | | CK\ | VREF @ 1V/ns | IS ACT/5 | 240 | - | 220 | - | 700 | - | sd | 20,30 | | CTRL, CMD, ADDR setup to CK, | Base (specification) | tle ACAFO | 190 | - | 170 | - | 150 | - | sd | 29,30 | | CK\ | VREF @ 1V/ns | IS ACTSU | 340 | - | 320 | - | 275 | - | sd | 20,30 | | CTRL, CMD, ADDR hold to CK, | Base (specification) | tıu PC100 | 140 | - | 120 | - | 100 | | sd | 29,30 | | CK\ | VREF @ 1V/ns | III DCTOO | 240 | - | 220 | | 200 | | bs | 20,30 | | Minimum CTRL, CMD, ADDR pulse width | ise width | , IPW | 620 | - | 260 | - | 232 | - | sd | 41 | | ACTIVATE to Internal READ or WRITE delay | /RITE delay | <sup>†</sup> RCD | | ls., əəs | oeed Bin Ta | See "Speed Bin Table (#49) for tRCD | or tRCD | | su | 31 | | PRECHARGE command period | | ¹RP | | See "S | peed Bin T | See "Speed Bin Table (#49) for tRP | or tRP | | ns | 31 | | ACTIVATE-to-PRECHARGE command period | nand period | <sup>t</sup> RAS | | See "S | seed Bin Ta | See "Speed Bin Table (#49) for tRAS | or tRAS | | su | 31,32 | | ACTIVATE-to-ACTIVATE command period | nd period | <sup>t</sup> RCD | | See "S | peed Bin T | See "Speed Bin Table (#49) for tRC | or tRC | | su | 31 | | ACTIVATE-to-ACTIVATE | 1KB page size | t d | MIN=grea | reater of 4CK<br>or 6ns | MIN=grea | MIN=greater of 4CK or 6ns or 6ns | MIN=greater of 4CK or 5ns | er of 4CK | CK | 31 | | minimum command period | 2KB page size | AK<br>O | Σ | MIN=greater of 4CK or 7.5ns | of 4CK or 7. | 5ns | MIN=greater of 4CK or 6ns | er of 4CK | CK | 31 | | Four ACTIVATE windows for 1KB page size | 3 page size | t a s s s | 30 | - | 30 | - | 25 | | SU | 31 | | Four ACTIVATE windows for 2KB page size | 3 page size | FAW | 45 | - | 40 | - | 32 | | ns | 31 | | WRITE recovery time | | tWR | | | VIIN = 15ns | MIN = 15ns; MAX = n/a | <b></b> | | K | 31,32,33 | | Delay from start of internal WRITE transaction to internal READ command | TE transaction to internal READ | tWTR | | MIN = gre | ater of 4Ch | MIN = greater of 4CK or 7.5ns; MAX = n/a | AAX = n/a | | CK | 31,34 | | READ-to-PRECHARE time | | <sup>t</sup> RTP | | MIN = gre | ater of 4C | MIN = greater of 4CK or 7.5ns; $MAX = n/a$ | AAX = n/a | | CK | | | CAS\-to-CAS\ command delay | | tCCD | | | MIN = 4CK; | MIN = 4CK; $MAX = n/a$ | | | CK | | | Auto precharge WRITE recovery + PRECHARGE time | + PRECHARGE time | <sup>‡</sup> DAL | | MIN = V | VR + <sup>t</sup> RP/ <sup>t</sup> C | $MIN = WR + {}^{t}RP/{}^{t}CK (AVG); MAX = n/a$ | 4X = n/a | | Š | | | MODE REGISTER SET command cycle time | cycle time | <sup>t</sup> MRD | | | MIN = 4CK; | MIN = 4CK; MAX = n/a | | | CK | | | MODE REGISTER SET command update delay | update delay | doM⁴ | | MIN = gre | ater of 12C | greater of 12CK or 15ns; $MAX = n/a$ | MAX = n/a | | CK | | | MULTIPURPOSE REGISTER READ burst end<br>multipurpose register exit | burst end to mode register set for | <sup>t</sup> MPRR | | | MIN = 1CK, | MIN = 1CK; MAX = n/a | | | CK | | # Table 47 (sheet 4 of 6) - Electrical Characteristics and AC Operating conditions | | | | -15 (DD) | -15 (DDR3-1333) | -12 (DDR3-1600) | 3-1600) | -11 (DDR3-1866) | 3-1866) | | | |--------------------------------------------------------------------------------|----------------------------------|---------------------------------|-------------|--------------------|------------------------------------------------------------|------------|-----------------|-----------|-------|-------| | | | | [CWL=1.5; | CWL=1.5; 10-10-10] | [CWL=1.25; 11-11-11] [CWL=1.07; 13-13-13] | 11-11-11] | [CWL=1.07; | 13-13-13] | | | | Pa | Parameter | Symbol | MIN | MAX | MIN | MAX | MIN | MAX | Units | Notes | | | | Calibration Timing | Fiming | | | | | | | | | ZQCL command: Long | POWER-UP and RESET operation | <sup>t</sup> ZQINIT | 512 | | 512 | | 512 | | Š | | | Calibration time | Normal operation | <sup>t</sup> ZQOPER | 256 | - | 256 | | 256 | | CK | | | ZQCS command: Short Calibration Time | n Time | <sup>‡</sup> ZQCS | 64 | - | 64 | - | 64 | - | CK | | | | | Initialization and RESET Timing | RESET Timin | g | | | | | | | | Exit RESET from CKE HIGH to a valid command | alid command | <sup>t</sup> XPR | 2 | IIN = greate | MIN = greater of 5CK or tRFC + 10ns; $MAX = n/a$ | RFC + 10ns | s; MAX = n/ | а | CK | | | Begin power supply ramp to power supplies stable | ver supplies stable | <sup>t</sup> VDDPR | | | MIN = $n/a$ ; MAX = 200 | AAX = 200 | | | ms | | | RESET\ LOW to power supplies stable | table | <sup>t</sup> RPS | | | MIN = 0; $MAX = 200$ | AX = 200 | | | ms | | | RESET\ LOW to I/O and RTT HIGH-Z | H-Z | ZOI <sub>1</sub> | | | MIN = n/a; $MAX = 20$ | MAX = 20 | | | su | 35 | | | | REFRESH Timing | iming | | | | | | | | | | | <sup>t</sup> RFC - 1Gb | | Σ | MIN = 110; MAX = 70,200 | X = 70,200 | | - | su | | | REFRESH-to-ACTIVATE or REFRESH command period | SH command period | tRFC - 2Gb | | M | MIN = 160; MAX = 70,200 | X = 70,20C | ( | | ns | | | | | ¹RFC - 4Gb | | M | MIN = 260; MAX = 70,200 | X = 70,20C | ( | | ns | | | | J° 28 ≥ JT | | | | 64 (1X) | (X) | | | ms | 36 | | Maximum REFRESH period | TC >85°C ≤ 105°C | | | | 32 (2X) | 2X) | | | ms | 36 | | | TC>105°C≤125°C | | | | 24 | | | | ms | 36 | | Maximim Beebeen | TC ≤ 85°C | | | | 7.8 | | | | μs | 36 | | poriod /interval | TC >85°C ≤ 105°C | <sup>†</sup> REFI | | | 3.9 | | | | т | 36 | | period/interval | TC>105°C≤125°C | | | | 2.9 | | | | rs | 36 | | | | SELF REFRESH Timing | l Timing | | | | | | | | | Exit SELF REFRESH TO commands not requiring a locked DLL | s not requiring a locked DLL | ,XS | 2 | IIN = greate | MIN = greater of 5CK or <sup>t</sup> RFC + 10ns; MAX = n/a | RFC + 10ns | ;; MAX = n/ | е. | CK | | | EXIT SELF REFRESH TO commands requiring a locked DLL | Is requiring a locked DLL | TTGSX, | | MIN | $MIN = ^{t}DLLK (MIN); MAX = n/a$ | N); MAX = | n/a | | CK | 28 | | MINIMUM CKE LOW pulse width for SELF REFRESH entry to SELF REFRESH exit timing | ofor SELF REFRESH entry to SELF | *CKESR | | = MIN | $MIN = {}^{\dagger}CKE (MIN) + CK; MAX = n/a$ | + CK; MAX | = n/a | | CK | | | Valid clocks after SELF REFRESH entry or POWER-DOWN entry | entry or POWER-DOWN entry | †CKSRE | | MIN = gre | MIN = greater of 5CK or 10ns; MAX = n/a | or 10ns; M | IAX = n/a | | Ϋ́ | | | Valid clocks before SELF REFRESH exit, exit, | Hexit, POWER-DOWN exit, or RESET | <sup>†</sup> CKSRX | | MIN = gre | MIN = greater of 5CK or 10ns; MAX = n/a | or 10ns; M | IAX = n/a | | CK | | # Table 47 (sheet 5 of 6) - Electrical Characteristics and AC Operating conditions | | | | -15 (DDR3-1333)<br>[CWL=1.5; 10-10-10] | -15 (DDR3-1333) -12 (DDR3-1600)<br>[CWL=1.5; 10-10-10] [CWL=1.25; 11-11-11] | -11 (DDR3-1866)<br>[CWL=1.07; 13-13-13] | | | |-----------------------------------------------------|----------------------------------------------------------------------------|---------------------------------|----------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------|-------|-------| | Pa | Parameter | Symbol | MIN MAX | MIN MAX | MIN MAX | Units | Notes | | | | POWER-DOWN Timing | V Timing | | | | | | CKE MIN pulse width | | CKE (MIN) | Greater of 3CK or<br>5.625ns | Greater of 3CK or<br>5ns | Greater of 3CK or<br>5ns | ŏ | | | Command pass disable delay | | <sup>†</sup> CPDED | | MIN = 1; MAX = $n/a$ | | CK | | | POWER-DOWN entry to POWER-DOWN exit | -DOWN exit timing | <sup>‡</sup> PD | MIN | MIN = tCKE (MIN); MAX = 60ms | 0ms | Š | | | Begin POWER-DOWN period prior to CKE reg | or to CKE registered HIGH | <sup>†</sup> ANPD | | WL - 1CK | | Ŋ | | | POWER-DOWN entry period: OD | POWER-DOWN entry period: ODT etiher synchronous or asynchronous | PDE | Greater of tANPD or t | Greater of tANPD or tRFC - REFRESH command to CKE LOW time | ind to CKE LOW time | CK | | | POWER-DOWN exit period: ODT either synch | either synchronous or asynchronous | PDX | | <sup>†</sup> ANPD + <sup>†</sup> XPDLL | | X | | | | PC | POWER-DOWN Entry MINIMUM Timing | IINIMUM Timing | | | | | | ACTIVATE command to POWER-DOWN entry | DOWN entry | <sup>†</sup> ACTPDEN | NIM | MIN = 1 | MIN = 2 | CK | | | PRECHARGE/PRECHARGE ALL command to POWER-DOWN entry | mmand to POWER-DOWN entry | <sup>†</sup> PRPDEN | MIN = 1 | = 1 | MIN = 2 | ŏ | | | REFRESH command to POWER-DOWN entry | OWN entry | *REFPDEN | MIN = 1 | = 1 | MIN = 2 | č | 37 | | MRS command to POWER-DOWN entry | N entry | *MRSPDEN | | MIN = <sup>†</sup> MOD (MIN) | | CK | | | READ/READ with AUTO PRECHAF | READ/READ with AUTO PRECHARGE commant to POWER-DOWN entry | *RDPDEN | | MIN = RL + 4 + 1 | | ŏ | | | WRITE Command to POWER- | BL8 (OTF, MRS) BC4OTF | <sup>t</sup> WRPDEN | NIW | $MIN = WL + 4 + {}^{t}WR/{}^{t}CK (AVG)$ | VG) | CK | | | DOWN entry | BC4MRS | <sup>t</sup> WRPDEN | NIM | $MIN = WL + 2 + {}^{t}WR/{}^{t}CK (AVG)$ | VG) | CK | | | WRITE with AUTO PRECHARGE command to POWER-DOWN | BL8 (OTF, MRS) BC4OTF | <sup>t</sup> WRAPDEN | V | MIN = WL + 4 + WR + 1 | | CK | | | entry | BC4MRS | ⁺WRAPDEN | | MIN = WL + 2 + WR + 1 | | CK | | | | | POWER-DOWN Exit Timing | xit Timing | | | | | | DLL on, any valid command, or Di<br>locked | DLL on, any valid command, or DLL off to commands not requiring DLL locked | $dX_{\scriptscriptstyle{1}}$ | MIN = Gre | MIN = Greater of 3CK or $6.0$ ns; MAX = $n/a$ | 1/AX = n/a | CK | | | PRECHARGE POWER-DOWN with locked | PRECHARGE POWER-DOWN with DLL off to command requiring DLL locked | THOOK, | MIN = Grea | MIN = Greater of 10CK or 24ns; MAX = $n/a$ | AAX = n/a | CK | 28 | | | | | | | | | | # Table 47 (sheet 6 of 6) - Electrical Characteristics and AC Operating conditions | | | | | | 10001 | | | | | |--------------------------------------------------------------------------------|-----------------------|----------|------------------------------|------------|---------------------|---------------------------------------------------------|----------|--------|-------| | | | -15 (DD) | -15 (DDR3-1333)<br>15 (6161) | IOO) 7I- | -12 (DDK3-1600) | -11 (DDR3-1866) | (3-1866) | | | | | Cumbal | CWL=1.5; | 10-10-10] | [CWL=1.25 | ; II-II-II]<br>naav | [CWL=1.5; 10-10] [CWL=1.25; 11-11] [CWL=1.07; 13-13-13] | 13-13-13 | | Notes | | rarameter | Journa of Trans. | NIIM | MAN | MIIN | INIAA | MIN | MAA | OIIIIS | Salon | | | ODI Timing | ıng | | | | | • | | | | RTT synchronous TURN-ON delay | ODTL on | | | | | | | CK | 38 | | RTT synchronous TURN-OFF delay | ODTL off | | | | | | | CK | 40 | | RTT TURN-ON from ODTL ON reference | NOA <sup>†</sup> | -250 | 250 | -225 | 225 | -195 | 195 | sd | 23,38 | | RTT TURN-OFF from ODTL OFF reference | <sup>†</sup> AOF | 0.3 | 0.7 | 0.3 | 0.7 | 0.3 | 0.7 | CK | 39,40 | | Asynchronous RTT TURN-ON delay (POWER-DOWN with DLL OFF) | <sup>†</sup> AONPD | | | MIN = 2; I | MIN = 2; MAX = 8.5 | | | ns | 38 | | Asynchronous RTT TURN-OFF delay (POWER-DOWN with DLL OFF) | <sup>t</sup> AOFPD | | | MIN = 2; I | MIN = 2; MAX = 8.5 | | | su | 40 | | ODT HIGH time without WRITE command or with WRITE command and BC8 | ODT <sub>H8</sub> | | | MIN = 6; P | MIN = 6; MAX = n/a | | | ŏ | | | ODT HIGH time without WRITE command or with WRITE command and BC4 | ODT <sub>H4</sub> | | | MIN = 4; P | MIN = 4; MAX = n/a | | | X | | | | Dynamic ODT Timing | Timing | | | | | | | | | RTT_NOM-to=RTT_WR change skew | ODTL <sub>CNW</sub> | | | - M | WL - 2CK | | | č | | | RTT_WR-to-RTT_NOM change skew - BC4 | ODTL <sub>CNW4</sub> | | | 4CK + 0 | 4CK + ODTL OFF | | | č | | | RTT_WR-to-RTT_NOM change skew - BC8 | ODTL <sub>CNW8</sub> | | | 9 + O | 6CK + ODTL OFF | | | CK | | | RTT dynamic change skew | <sup>†</sup> ADC | 0.3 | 0.7 | 0.3 | 0.7 | 0.3 | 0.7 | CK | 39 | | | WRITE Leveling Timing | g Timing | | | | | | | | | First DQS, DQS\ RISING edge | <sup>t</sup> WLMRD | 40 | - | 40 | - | 40 | - | CK | | | DQS; DQS\ delay | ⁺WLDQSEN | 25 | - | 25 | - | 52 | - | CK | | | WRITE Leveling SETUP from rising CK, CK\ crossing to rising DQS, DQS\ crossing | STM <sup>1</sup> | 195 | - | 163 | | 140 | 1 | sd | | | WRITE Leveling HOLD from rising DQS, DQS\ crossing to rising CK, CK\ crossing | нтм₁ | 195 | - | 163 | - | 140 | 1 | sd | | | WRITE Leveling output delay | OTM₁ | 0 | 6 | 0 | 7.5 | 0 | 7.5 | ns | | | WRITE Leveling output error | <sup>†</sup> WLOE | 0 | 2 | 0 | 2 | 0 | 2 | ns | | #### Notes - 1. Parameters are applicable with 0°C $\leq$ TA $\leq$ +95°C and VDD/VDDQ = + 1.35V $\pm$ 0.0675V. - 2. All voltages are referenced to Vss. - 3. Output timings are only valid for Ron34 output buffer selection. - Unit <sup>†</sup>CK (AVG) represents the actual <sup>†</sup>CK (AVG) of the input clock under operation. Unit CK represents one clock cycle of the input clock, counting the actual clock edges. - 5. AC timing and IDD tests may use a VIL-to-VIH swing of up to 900mV I the test environment, but input timing is still referenced to VREF (except IS, IH, IDS, and IDH use the AC/DC trip points and CK, CK\ and DQS, DQS\ use their crossing points). The minimum slew rate for the input signals used to test the device is 1V/ns for single-ended inputs and 2V/ns for differential inputs in the range between VIL (AC) and VIH (AC). - 6. All timings that use time-based values (ns, µs, ms) should use <sup>t</sup>CK (AVG) to determine the correct number of clocks (Table 47 uses CK or CK (AVG) interchangeably). In the ambient of non-interger results, all minimum limits are to be rounded up to the nearest whole integer. - The use of STROBE or DQSDIFF refers to the DQS and DQS\ differential crossing point when DQS is the rising edge. The use of CLOCK or CK refers to the CK and CK\ differential crossing point when CK is the rising edge. - This output load is used for all AC timing (except ODT reference timing) and slew rates. The actual test load may be different. The output signal voltage reference point is VDDQ/2 for single-ended signals and the crossing point for differential signals. - When operating in DLL disable mode, LOGIC Devices, Inc. (LDI) does not warrant compliance with normal mode timings or functionality. - 10. The clock's <sup>t</sup>CK (AVG) is the average clock over any 200 consecutive clocks and <sup>t</sup>CK (AVG) MIN is the smallest clock rate allowed, with the exception of a deviation due to clock jitter. Input clock jitter is allowed provided it does not exceed values specified and must be of a random Gaussian distribution in nature. - 11. Spread spectrum is not included in the jitter specification values. However, the input clock can accommodate spread-spectrum at a sweep rate in the range of 20-60kHz with and additional 1% of <sup>1</sup>CK (AVG) as a long-term jitter component; however, the spread-spectrum may not use a clock rate below <sup>1</sup>CK (AVG) MIN. - 12. The clock's <sup>t</sup>CH (AVG) and <sup>t</sup>CL (AVG) are the average half clock period over any 200 consecutive clocks and is the smallest clock half period allowed, with the exception of values specified and must of a random Gaussian distribution in nature. - The period jitter (UITPER) is the maximum deviation in the clock period from the average or nominal clock. It is allowed in either the positive or negative direction. - 14. tCH (ABS) is the absolute instantaneous clock high pulse width as measured from one rising edge to the following falling edge. - 15. tCL (ABS) is the absolute instantaneous clock low pulse width as measured from one falling edge to the following rising edge. - 16. The cycle-to-cycle jitter (tJITCC) is the amount the clock period can - deviate from one cycle to the next. It is important to keep cycle-to-cycle jitter at a minimum during the DLL locking time. - 17. The cumulative jitter error (<sup>1</sup>ERRnPER), where n is the number of clocks between 2 and 50, is the amount of clock time allowed to accumulate consecutively away from the average clock over n number of clock cycles. - 18. †DS (base) and †DH (base) values are for a single-ended 1V/ns DQ slew rate and 2V/ns for differential DQS, DQS\ slew rate. - These parameters are measured from a data signal (DM, DQ0, DQ1 ... DQn and so forth) transition edge to its respective data strobe signal (DQS, DQS\) crossing. - 20. The setup and hold times are listed converting the base specification values (to which derating tables apply) to VREF when the slew rate is 1V/ns. These values, with a slew rate of 1V/ns are for reference only. - 21. When the device is operated with input clock jitter, this parameter needs to be derated by the actual <sup>t</sup>JITPER (larger of <sup>t</sup>JITPER (MIN) or <sup>t</sup>JITPER (MAX) of the input clock (output deratings are relative to the SDRAM input clock). - 22. Single-ended signal parameter. - 23. The SDRAM output timing is aligned to the nominal or average clock. Most output parameters must be derated by the actual jitter error when input clock jitter is present, even when within specification. This results in each parameter becoming larger. The following parameters are required to be derated by subtracting <sup>†</sup>ERR10PER (MAX); <sup>†</sup>DQSCK (MIN), <sup>†</sup>LZ (DQS) MAX, <sup>†</sup>LZ (DQ) MAX, and <sup>†</sup>AON (MAX). The parameter <sup>†</sup>PRE (MIN) is derated by subtracting <sup>†</sup>JITPER (MAX), while <sup>†</sup>PRE (MAX) is derated by <sup>†</sup>JITPER (MIN). - 24. The maximum preamble is bound by <sup>t</sup>LZDQS (MAX). - 25. These parameters are measured from a data strobe signal (DQS, DQS\) crossing to its respective clock signal (CK, CK\) crossing. The specification values are not affected by the amount of clock jitter applied, as these are relative to the clock signal crossing. These parameters should be met whether clock jitter is present or not. - The <sup>t</sup>DQSCK DLL\_DIS parameter begins CL + AL 1 cycles after the READ command. - 27. The maximum postamble is bound by tHZDQS (MAX). - Commands requiring a locked DLL are: READ (and RDAP) and synchronous ODT commands. In addition, after any change of latency <sup>1</sup>XPDLL, timing must be met. - 29. <sup>†</sup>IS (base) and <sup>†</sup>IH (base) values are for a single-ended 1 V/ns control/ command/ address slew rate and 2 V/ns CK, CK# differential slew rate. - 30. These parameters are measured from a command/address signal transition edge to its respective clock (CK, CK\) signal crossing. The specification values are not affected by the amount of clock jitter applied as the setup and hold times are relative to the clock signal crossing that latches the command/address. These parameters should be met whether clock jitter is present or not. - For these parameters, the DDR3 SDRAM device supports tnPARAM (nCK) = RU (†PARAM [ns]/ †CK[AVG][ns]), assuming all input clock jitter specifications are satisfied. For example, the device will support #### **Notes Continued** <sup>†</sup>nRP (nCK) = RU (<sup>†</sup>RP)/<sup>†</sup>CK[AVG]) if all input clock jitter specifications are met. This means for DDR2-800; 6-6-6, of which <sup>†</sup>RP = 15ns, the device will support <sup>†</sup>nRP = RU (<sup>†</sup>RP/<sup>†</sup>CK [AVG]) = 6 as long as the input clock jitter specifications are met. That is, the PRECHARGE command at T0 and the ACTIVATE command at T0+6 are valid even if six clocks are less than 15ns due to input clock jitter. - 32. During READs and WRITEs with AUTO PRECHARGE, the DDR3 SDRAM will hold off the internal PRECHARGE command until <sup>†</sup>RAS (MIN) has been satisfied. - When operating in DLL disable mode, the greater of 4CK or 15ns is satisfied for <sup>1</sup>WR. - 34. The start of the write recovery time is defined as follows: - For BL8 (fixed by MRS and OTF): Rising clock edge four clock cycles after WL. - For BC4 (OTF): Rising clock edge four clock cycles after WL. - For BC4 (fixed by MRS): Rising clock edge two clock cycles after WL. - 35. RESET\ should be LOW as soon as power starts to ramp to ensure the outputs are in HIGH-Z Until RESET\ is LOW, the outputs are at risk of driving the bus and could result in excessive current, depending on the bus activity. - 36. The refresh period is 64ms when TA is less than or equal to 85°C. This equates to an average refresh rate of 7.8124µs. However, nine REFRESH commands should be asserted at least once every 70.3µs. When TA is greater than 85°C, the refresh period is 32ms and when TA is greater than 105°C, the refresh period is 24ms. - Although CKE is allowed to be registered LOW after a REFRESH command when <sup>t</sup>REFPDEN (MIN) is satisfied, there are cases where additional time such as <sup>t</sup>XPDLL (MIN) is required. - ODT turn-on time MIN is when the device leaves HIGH-Z and ODT resistance begins to turn on. ODT turn-on time maximum is when the ODT resistance is fully on. The ODT reference load is shown in Figure 23. - 39. Half-clock output parameters must derated by the actual <sup>1</sup>ERR10PER and <sup>1</sup>UITDTY when input clock jitter is present. This results in each parameter becoming larger. The parameters <sup>1</sup>ADC (MIN) and <sup>1</sup>AOF(MIN) are each required to be derated by subtracting both tERR10PER (MAX) and <sup>1</sup>UITDTY (MAX). The parameters <sup>1</sup>ADC (MAX) and <sup>1</sup>AOF (MAX) are required to be derated by subtracting both <sup>1</sup>ERR10PER (MAX) and <sup>1</sup>UITDTY (MAX). - 40. ODT turn-off time minimum is when the device starts to turn off ODT resistance. ODT turn-off time maximum is when the SDRAM buffer is in HIGH-Z. The ODT reference load is shown in Figure 24. This output load is used for ODT timings (see Figure 31). - Pulse width of an input signal is defined as the width between the first crossing of VREF (DC) and the consecutive crossing of VREF(DC). - 42. Should the clock rate be larger than <sup>1</sup>RFC(MIN), an AUTO REFRESH command should have at least one NOP command between it and another AUTO REFRESH command. Additionally, if the clock rate is slower than 40ns (25MHz) all REFRESH commands should be followed by a PRECHARGE ALL command. #### COMMAND AND ADDRESS SETUP, HOLD, AND DERATING The total $^{\dagger}$ IS (setup time) and $^{\dagger}$ IH (hold time) required is calculated by adding the data sheet $^{\dagger}$ IS(base) and $^{\dagger}$ IH (base) values (Tables 48) to the $^{\Delta}$ IS and $^{\Delta}$ IH derating values (Table 49), respectively. Set-up and hold times are based on measurements at the device. Note that address and control pins present the capacitance of multiple die to the system. This capacitance is less than the equivalent number of discrete devices due to the higher level of die integration; however, it must be accounted for when driving these pins. Slew rates on these pins will be slower than pins with only one die load unless measures are made to increase the strength of the signal driver and lower the trace impedance proportionally on signals connecting to multiple internal die. Although the total setup time for slow slew rates might be negative, a valid input signal is still required to complete the transition and to reach VIH(AC)/VIL(AC) (see Figure 14 for input signal requirements). For slew rates which fall between the values listed in Table 49 and Table 50, the derating values may be obtained by linear interpolation. Setup (IS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIH(AC) MIN. Setup (IS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIL(AC) MAX. If the actual signal is always earlier than the nominal slew rate line between the shaded "VREF(DC)-to-AC region", use the nominal slew rate for derating value (see Figure 25). If the actual signal is later than the nominal slew rate line anywhere between the shaded "VREF(DC)-to-AC region", the slew rate of a tangent line to the actual signal from the AC level to the DC level is used for the derating value (see Figure 27). Hold (IH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VIL(DC) MAX and the first crossing of VREF(DC). Hold (IH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of ViH(DC) MIN and the first crossing of VREF(DC). If the actual signal is always later than the nominal slew rate line between the shaded "DC-to-VREF(DC) region", use the nominal slew rate for derating value (see Figure 26). If the actual signal is earlier than the nominal slew rate line anywhere between the shaded "DC-to-VREF(DC) region", the slew rate of a tangent line to the actual signal from the DC level to the VREF(DC) level is used for the derating value (see Figure 28). | Table 48: Co | MMAND AND ADDRES | S SETUP AND HOLD V | ALUES REFERENCED A | т <b>1V</b> /ns – <b>AC/D</b> C | BASED | |-------------------------|------------------|--------------------|--------------------|---------------------------------|-----------------| | Symbol | DDR3-1333 | DDR3-1600 | DDR3-1866 | UNITS | REFERENCE | | <sup>t</sup> IS(base)AC | 600 | 600 | - | ps | VIH(AC)/VIL(AC) | | <sup>t</sup> IS(base)AC | 600 | 600 | - | ps | VIH(AC)/VIL(AC) | | tIH(base)DC100 | 600 | 600 | 600 | ps | VIH(AC)/VIL(AC) | | <sup>t</sup> IS(base)AC | 600 | 600 | - | ps | VIH(AC)/VIL(AC) | |----------------------------|-----|-----|-----|----|-----------------| | <sup>t</sup> IS(base)AC | 600 | 600 | - | ps | VIH(AC)/VIL(AC) | | <sup>t</sup> IH(base)DC100 | 600 | 600 | 600 | ps | VIH(AC)/VIL(AC) | | | | | | | | | TABLE 49: | DERATING $ackslash$ | ALUES FOR I | IS/TIH — / | AC175/DC | C100-BASED | |-----------|---------------------|-------------|------------|----------|------------| |-----------|---------------------|-------------|------------|----------|------------| Shaded cells indicate slew-rate combinations not supported | $\Delta^{t}$ IS, $\Delta^{t}$ IH Derating (ps) | - AC/DC | -Base | ed, AC | 175 TI | hresh | old; Vı | H(AC) | = VRE | F(DC) | + 175 | mV, V | IL(AC) | = VRE | F(DC) | - 175r | nV | |------------------------------------------------|-------------------|-------------------|--------|-------------------|-------|---------|-------------------|-------------------|-------------------|-------------------|-------|-------------------|-------------------|-------------------|--------|------| | CMD/ADDR | | | | | | CK, | CK\ D | iffere | ntial S | lew Ra | ate | | | | | | | Slew Rate V/ns | 4.0 | V/ns | 3.0 | V/ns | 2.0 | V/ns | 1.8 | V/ns | 1.6\ | //ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 | V/ns | | Siew hate v/iis | ∆ <sup>t</sup> IS | ∆ <sup>t</sup> IH | ∆tIS | ∆ <sup>t</sup> IH | ∆tIS | ∆tIH | ∆ <sup>t</sup> IS | ∆ <sup>t</sup> IH | ∆ <sup>t</sup> IS | ∆ <sup>t</sup> IH | ∆tIS | ∆ <sup>t</sup> IH | ∆ <sup>t</sup> IS | ∆ <sup>t</sup> IH | ∆tIS | ∆tIH | | 2.0 | 88 | 50 | 88 | 50 | 88 | 50 | 96 | 58 | 96 | 66 | 112 | 74 | 120 | 84 | 128 | 100 | | 1.5 | 59 | 34 | 50 | 34 | 59 | 34 | 67 | 42 | 67 | 50 | 83 | 58 | 91 | 68 | 99 | 84 | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 8 | 8 | 8 | 16 | 24 | 24 | 32 | 34 | 40 | 50 | | 0.9 | -2 | -4 | -2 | -4 | -2 | -4 | 6 | 4 | 6 | 12 | 22 | 20 | 30 | 30 | 38 | 46 | | 0.8 | -6 | -10 | -6 | -10 | -6 | -10 | 2 | -2 | 2 | 6 | 18 | 14 | 26 | 24 | 34 | 40 | | 0.7 | -11 | -16 | -11 | -16 | -11 | -16 | -3 | -8 | -3 | 0 | 13 | 8 | 21 | 18 | 29 | 34 | | 0.6 | -17 | -26 | -17 | -26 | -17 | -26 | -9 | -18 | -9 | -10 | 7 | -2 | 15 | 8 | 23 | 24 | | 0.5 | -35 | -40 | -35 | -40 | -35 | -40 | -27 | -32 | -27 | -24 | -11 | -16 | -2 | -6 | 5 | 10 | | 0.4 | -62 | -60 | -62 | -60 | -62 | -60 | -54 | -52 | -54 | -44 | -38 | -36 | -30 | -26 | -22 | -10 | | Table 50: Derating Val | LUES F | OR US | S/tIH | – AC | 150/[ | DC10 | 0-Bas | SED | | | | | | | | | |---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|--------|-------|----------|-------|---------|---------|--------|--------|-------|-------|-------|--------|-----| | Shaded cells indicate slew-rate combination | ons not su | pported | | | | | | | | | | | | | | | | ΔtIS, ΔtIH Derating (ps) - A | AC/DC | -Base | d, AC | 150 Th | resho | old; VII | H(AC) | = VRE | F(DC) | + 150r | nV, Vı | L(AC) | = VRE | F(DC) | - 150n | ηV | | CMD/ADDR | | | | | | CK, | CK\ D | ifferer | ntial S | lew Ra | ate | | | | | | | Slew Rate V/ns | 4.0V/ns 3.0V/ns 2.0V/ns 1.8V/ns 1.6V/ns 1.4V/ns 1.2V/ns 1.0V/ns | | | | | | | | | | | | | | | | | Siew hate vills | $\Delta^{t}$ IS $\Delta^{t}$ IH IN $\Delta^{t}$ IS $\Delta^{t}$ IH $\Delta^{t}$ IS $\Delta^{t}$ IN $\Delta^{t$ | | | | | | | | | | | | | | | | | 2.0 | 75 | 50 | 75 | 50 | 75 | 50 | 83 | 58 | 91 | 66 | 99 | 74 | 107 | 84 | 115 | 100 | | 1.5 | 50 | 34 | 50 | 34 | 50 | 34 | 58 | 42 | 66 | 50 | 74 | 58 | 82 | 68 | 90 | 84 | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 8 | 8 | 16 | 16 | 24 | 24 | 32 | 34 | 40 | 50 | | 0.9 | 0 | -4 | 0 | -4 | 0 | -4 | 8 | 4 | 16 | 12 | 24 | 20 | 32 | 30 | 40 | 46 | | 0.8 | 0 | -10 | 0 | -10 | 0 | -10 | 8 | -2 | 16 | 6 | 24 | 14 | 32 | 24 | 40 | 40 | | 0.7 | 0 | -16 | 0 | -16 | 0 | -16 | 8 | -8 | 16 | 0 | 24 | 8 | 32 | 18 | 40 | 34 | | 0.6 | -1 | -26 | -1 | -26 | -1 | -26 | 7 | -18 | 15 | -10 | 23 | -2 | 31 | 8 | 39 | 24 | | 0.5 | -10 | -40 | -10 | -40 | -10 | -40 | -2 | -32 | 6 | -24 | 14 | -16 | 22 | -6 | 30 | 10 | | 0.4 | -25 | -60 | -25 | -60 | -25 | -60 | -17 | -52 | -9 | -44 | -1 | -36 | 7 | -26 | 15 | -10 | | TABLE 51: MINIMUM | REQUIRED TIME TVAC AB | OVE VIH(AC) FOR A VAL | D TRANSITION | | |-------------------|-----------------------|-----------------------|-------------------|-------------------| | Below VIL(AC) | | | | | | Slew Rate (V/ns) | tVAC at 175mV(ps) | tVAC at 150mV(ps) | tVAC at 135mV(ps) | tVAC at 125mV(ps) | | >2.0 | 75 | 175 | 175 | 200 | | 2.0 | 57 | 170 | 160 | 190 | | 1.5 | 50 | 167 | 150 | 180 | | 1.0 | 38 | 163 | 140 | 170 | | 0.9 | 34 | 162 | 130 | 160 | | 0.8 | 29 | 161 | 120 | 150 | | 0.7 | 22 | 159 | 110 | n/a | | 0.6 | 13 | 155 | 105 | n/a | | 0.5 | 0 | 150 | n/a | n/a | | <0.5 | 0 | 150 | n/a | n/a | #### DATA SETUP, HOLD AND DERATING The total ${}^{t}DS$ (setup time) and ${}^{t}DH$ (hold time) required is calculated by adding the data sheet ${}^{t}DS$ (base) and ${}^{t}DH$ (base) values (see Table 52) to the $\Delta {}^{t}DS$ and $\Delta {}^{t}DH$ derating values (see Table 53), respectively. Although the total setup time for slow slew rates might be negative, a valid input signal is still required to complete the transition and to reach ViH/ViL(AC). For slew rates which fall between the values listed in Table 54, the derating values may be obtained by linear interpolation. Setup (†DS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIH(AC) MIN. Setup (†DS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIL(AC) MAX. If the actual signal is always earlier than the nominal slew rate line between the shaded "VREF(DC)-to-AC region", use the nominal slew rate derating value (see Figure 29). If the actual signal is later than the nominal slew rate line anywhere between the shaded "VREF(DC)-to-AC region", the slew rate of a tangent line to the actual signal from the AC level to the DC level is used for the derating value (see Figure 31). Hold (<sup>t</sup>DH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VIL(DC) MAX and the first crossing of VREF(DC). Hold (<sup>t</sup>DH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VIH(DC) MIN and the first crossing of VREF(DC). If the actual signal is always later than the nominal slew rate line between the shaded "DC-to-VREF(DC) region", use the nominal slew rate for derating value (see Figure 30). If the actual signal is earlier than the nominal slew rate line anywhere between the shaded "DC-to-VREF(DC) region", the slew rate of a tangent line to the actual signal from the "DC-to-VREF(DC) region", is used for the derating value (see Figure 32). | Table 52: Da | TA SETUP AND HOLD | Values at 1V/ns (I | DQSx, DQSx\ AT 2\ | V/ns) - AC/DC Bas | ED | |-----------------------------|-------------------|--------------------|-------------------|-------------------|-----------------| | Symbol | DDR3-1333 | DDR3-1600 | DDR3-1866 | UNITS | REFERENCE | | <sup>t</sup> DS(base)AC175 | - | - | - | ps | VIH(AC)/VIL(AC) | | <sup>t</sup> DS(base)AC175 | - | - | - | ps | VIH(AC)/VIL(AC) | | t <sub>DS</sub> (base)DC150 | 30 | 10 | 10 | ps | VIH(AC)/VIL(AC) | | tDS(base)DC150 | 65 | 45 | 45 | ps | VIH(AC)/VIL(AC) | | TABLE 33. DENATING V | ALUE FC | יםי חל | ווטיונ | - 4 | <i>J I I 31</i> | DOT | 00 - L | JASED | | | | | | | | | |----------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | Shaded cells indicate slew-rate combin | nations not su | pported | | | | | | | | | | | | | | | | | | ∆t | OS, ∆¹I | DH De | rating | (ps) - | - AC17 | 75/D10 | 00-Bas | ed | | | | | | | | DO | | | | | | DQS, | DQS# | Differ | ential | Slew | Rate | | | | | | | DQ<br>Slew Rate V/ns | 4.0 | V/ns | 3.0 | V/ns | 2.0 | V/ns | 1.8 | V/ns | 1.6\ | //ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 | V/ns | | Siew hate v/iis | ∆ <sup>t</sup> DS | ∆ <sup>t</sup> DH | 2.0 | 88 | 50 | 88 | 50 | 88 | 50 | | | | | | | | | | | | 1.5 | 59 | 34 | 59 | 34 | 59 | 34 | 67 | 42 | | | | | | | | | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 8 | 8 | 16 | 16 | | | | | | | | 0.9 | | | -2 | -4 | -2 | -4 | 6 | 4 | 14 | 12 | 22 | 20 | | | | | | 0.8 | | | | | -6 | -10 | 2 | -2 | 10 | 6 | 18 | 14 | 26 | 24 | | | | 0.7 | | | | | | | -3 | -8 | 5 | 0 | 13 | 8 | 21 | 18 | 29 | 34 | | 0.6 | | | | | | | | | -1 | -10 | 7 | -2 | 15 | 8 | 23 | 24 | | | | | | | | | | | | | | | | | | | 0.5 0.4 TABLE 53: DERATING VALUE FOR TDS/TDH - AC175/DC100 - BASED -11 -16 -2 -30 -6 -26 5 -22 10 -10 | Table 54: Derating Va | LUE FO | or tDS | S/tDH | - AC | C150/ | DC1 | 00 - E | BASED | | | | | | | | | |-------------------------------------------|--------------|-------------------|---------------------|-------------------|-------------------|-------------------|--------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------|-------------------| | Shaded cells indicate slew-rate combinate | tions not su | ipported | | | | | | | | | | | | | | | | | | Δ <sup>t</sup> D | S, ∆ <sup>t</sup> D | H Der | ating | (ps) – | AC15 | 0/DC1 | 00-Ba | sed | | | | | | | | DQ Slew | | | | | | DQS, | DQS# | Differ | ential | Slew | Rate | | | | | | | Rate V/ns | 4.0 | V/ns | 3.0 | V/ns | 2.0 | V/ns | 1.8 | V/ns | 1.6 | V/ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 | V/ns | | nate v/iis | ∆tds | ∆ <sup>t</sup> DH | ∆ <sup>t</sup> DS | ∆ <sup>t</sup> DH | ∆ <sup>t</sup> DS | ∆ <sup>t</sup> DH | ∆tDS | ∆ <sup>t</sup> DH | ∆ <sup>t</sup> DS | ∆ <sup>t</sup> DH | ∆ <sup>t</sup> DS | ∆ <sup>t</sup> DH | ∆ <sup>t</sup> DS | ∆ <sup>t</sup> DH | ∆tds | ∆ <sup>t</sup> DH | | 2.0 | 75 | 50 | 75 | 50 | 75 | 50 | | | | | | | | | | | | 1.5 | 50 | 34 | 50 | 34 | 50 | 34 | 58 | 42 | | | | | | | | | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 8 | 8 | 16 | 16 | | | | | | | | 0.9 | | | 0 | -4 | 0 | -4 | 8 | 4 | 16 | 12 | 24 | 20 | | | | | | 0.8 | | | | | 0 | -10 | 8 | -2 | 16 | 6 | 24 | 14 | 32 | 24 | | | | 0.7 | | | | | | | 8 | -8 | 16 | 0 | 24 | 8 | 32 | 18 | 40 | 34 | | 0.6 | | | | | | | | | 15 | -10 | 23 | -2 | 31 | 8 | 39 | 24 | | 0.5 | | | | | | | | | | | 14 | -16 | 22 | -6 | 30 | 10 | | 0.4 | | | | | | | | | | | | | 7 | -26 | 15 | -10 | | TABLE 55: REQUIRED TIME TVAC ABOVE VIH(AC) (BELOW VIL[AC]) FOR A VALID TRANSITION | | | | | | | | | | | |-----------------------------------------------------------------------------------|-------------------------|-------------------------|--|--|--|--|--|--|--|--| | Slew Rate (V/ns) | tVAC at 175mV(ps) [MIN] | tVAC at 150mV(ps) [MIN] | | | | | | | | | | >2.0 | 75 | 175 | | | | | | | | | | 2.0 | 57 | 170 | | | | | | | | | | 1.5 | 50 | 167 | | | | | | | | | | 1.0 | 38 | 163 | | | | | | | | | | 0.9 | 34 | 162 | | | | | | | | | | 0.8 | 29 | 161 | | | | | | | | | | 0.7 | 22 | 159 | | | | | | | | | | 0.6 | 13 | 155 | | | | | | | | | | 0.5 | 0 | 150 | | | | | | | | | | <0.5 | 0 | 150 | | | | | | | | | #### **COMMANDS TRUTH TABLE** | Table 56: Truth Table - Command | | | | | | | | | | | | | | | |---------------------------------|----------------------|--------|---------------|---------------|--------|--------|--------|--------|-----------------|-----|-------------|-------------|-------------------|-------| | | | CKE | | | | | | | | | | | | | | Function | | Symbol | Prev<br>Cycle | Next<br>Cycle | CS/ | RAS\ | CAS\ | WE\ | <b>BA</b> [2:0] | An | <b>A</b> 12 | <b>A</b> 10 | <b>A</b> [11,0:0] | Notes | | Mode Register Set | | MRS | Н | Н | L | L | L | L | BA | | | | | | | REFRESH | | REF | Н | Н | L | L | L | Н | V | V | V | V | V | | | SELF REFRESH entry | | SRE | Н | L | L | L | L | Н | V | V | V | V | V | 6 | | SELF REFRESH exit | | SRX | L | Н | H<br>L | V<br>H | V<br>H | V<br>H | V | V | V | V | V | 6,7 | | Single-Bank PRECHARGE | | PRE | Н | Н | L | L | L | L | VBA | V | V | L | V | | | PRECHARGE all banks | | PREA | Н | Н | L | L | L | L | V | V | V | Н | V | | | Bank ACTIVATE | | ACT | Н | Н | L | L | L | Н | ВА | | | | RA | | | | BL8MRS<br>BC4MRS | WR | Н | Н | L | Н | Н | L | BA | RFU | V | L | CA | 8 | | WRITE | BC4OTF | WRS4 | Н | Н | L | Н | Н | L | BA | RFU | L | L | CA | 8 | | | BL8OTF | WRS8 | Н | Н | L | Н | Н | L | BA | RFU | Н | L | CA | 8 | | WRITE with AUTO | BL8MRS<br>BC4MRS | WRAP | Н | Н | L | Н | Н | L | BA | RFU | V | Н | CA | 8 | | | BC4OTF | WRAPS4 | Н | Н | L | Н | Н | L | BA | RFU | L | Н | CA | 8 | | | BL8OTF | WRAPS8 | Н | Н | L | Н | Н | L | BA | RFU | Н | Н | CA | 8 | | | BL8MRS<br>BC4MRS | RD | Н | Н | L | Н | Н | Н | BA | RFU | V | L | CA | 8 | | READ | BC4OTF | RDS4 | Н | Н | L | Н | Н | Н | BA | RFU | L | L | CA | 8 | | | BL8OTF | RDS8 | Н | Н | L | Н | Н | Н | BA | RFU | Н | L | CA | 8 | | READ with AUTO | BL8MRS<br>BC4MRS | RDAP | Н | Н | L | Н | Н | Н | BA | RFU | V | Н | CA | 8 | | | BC4OTF | RDAPS4 | Н | Н | L | Н | Н | Н | BA | RFU | L | Н | CA | 8 | | | BL8OTF | RDAPS8 | Н | Н | L | Н | Н | Н | BA | RFU | Н | Н | CA | 8 | | NO OPERATION | | NOP | Н | Н | L | Н | Н | Н | V | V | ٧ | V | V | 9 | | Device DESELECTED | | DES | Н | Н | Н | Х | Х | Х | Х | Х | Х | Х | Х | 10 | | POWER-DOWN entry | | PDE | н | L | L<br>H | H<br>V | H<br>V | H<br>V | V | V | V | V | V | 6 | | POWER-DOWN exit | | PDX | L | Н | L<br>H | H<br>V | H<br>V | H<br>V | V | V | ٧ | V | V | 6,11 | | ZQ CALIBRATION LONG | | ZQCL | Н | Н | L | Н | Н | L | Х | Х | Х | Н | Х | 12 | | ZQ CALIBRATION | ZQ CALIBRATION SHORT | | Н | Н | L | Н | Н | L | Х | Х | Х | L | Х | | #### NOTES: - Commands are defined by states of CS\, RAS\, CAS\, WE\, and CKE at the rising edge of the clock. The MSB of BA, RA, and CA are devicedensity and configuration-dependent. - RESET\ is LOW enabled and used only for asynchronous RESET. Thus, RESET\ must be held HIGH during any normal operation. - 3. The state of ODT does not affect the states described in this table. - Operations apply to the bank defined by the bank address. For MRS, BA selects one of four mode registers. - 5. "V" means "H" or "L" (a defined logic level), and "X" means "Don't Care". - 6. See Table 57 for additional information on CKE transition. - 7. SELF REFRESH exit is asynchronous. - Burst READs or WRITEs cannot be terminated or interrupted, MRS (fixed) and OTF BL/BC are defined in MR0. - The purpose of the NOP command is to prevent the SDRAM from registering any unwanted commands. A NOP will not terminate and operation that is in execution. - 10. The DES and NOP commands perform similarly. - The POWER-DOWN mode does not perform any REFRESH operations. - ZQ CALIBRATION LONG is used for either ZQINT (first ZQCL command during initialization) or ZQOPER (ZQCL command after initialization). | TABLE 57: TRUTH TABLE - CKE | | | | | | | | | | | |-----------------------------|-----------------------------|----------------------------|----------------------|----------------------------|-------|--|--|--|--|--| | | Cł | (E | | | | | | | | | | | (n-1) | (n) | (RAS CAS WE CS\) | | | | | | | | | Current State <sup>3</sup> | Previous Cycle <sup>4</sup> | Present Cycle <sup>4</sup> | Command <sup>5</sup> | Action <sup>5</sup> | Notes | | | | | | | POWER-DOWN | L | L | "Don't Care" | Maintain POWER-DOWN | 1,2 | | | | | | | | L | Н | DES or NOP | POWER-DOWN exit | 1,2 | | | | | | | SELF REFRESH | L | L | "Don't Care" | Maintain SELF REFRESH | 1,2 | | | | | | | Bank(s) ACTIVE | Н | Н | DES or NOP | SELF REFRESH exit | 1,2 | | | | | | | READING | Н | L | DES or NOP | Active POWER-DOWN entry | 1,2 | | | | | | | WRITING | Н | L | DES or NOP | POWER-DOWN entry | 1,2 | | | | | | | PRECHARGING | Н | L | DES or NOP | POWER-DOWN entry | 1,2 | | | | | | | REFRESHING | Н | L | DES or NOP | PRECHARGE POWER-DOWN entry | 1,2 | | | | | | | All Banks IDLE | Н | L | DES or NOP | PRECHARGE POWER-DOWN entry | 1,2,6 | | | | | | | | Н | L | REFRESH | SELF REFRESH | | | | | | | #### NOTES: - All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document. - <sup>2</sup>. tCKE(MIN) means CKE must be registered at multiple consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the required number of registration clocks. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of tIS + tCKE(MIN) + tIH. - Current state = The state of the SDRAM immediately prior to clock edge n. - CKE (n) is the logic state of CKE at clock edge n, CKE (n-1) was the state of CKE at the previous clock edge. - COMMAND is the command registered at the clock edge (must be a legal command as defined in Table 56). Action is a result of COM-MAND. ODT does not affect the states described in this table and is not listed. - Idle state = all banks are closed, no data bursts are in progress, CKE is HIGH and all timings from previous operations are satisfied. All SELF REFRESH exit and POWER-DOWN exit parameters are also satisfied. #### **DESELECT (DES)** The DES command (CS\HIGH) prevents new commands from being executed by the SDRAM. Operations already in progress are not affected. ### **NO OPERATION (NOP)** The NOP command (CS\LOW) prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected. ### **ZQ CALIBRATION** #### **ZQ Calibration LONG (ZQCL)** The ZQCL command is used to perform the initial calibration during a power-up initialization and reset sequence. This command may be issued at any time by the controller depending on the system environment. The ZQCL command triggers the calibration engine inside the SDRAM. After calibration is achieved, the calibrated values are transferred from the calibration engine to the SDRAM I/O, which are reflected as updated RoN and ODT values. The SDRAM is allowed a timing window defined by either <sup>t</sup>ZQINIT or <sup>t</sup>ZQOPER to perform the full calibration and transfer of values. When ZQCL is issued during the initialization sequence, the timing parameter tZQINIT must be satisfied. When initialization is complete, subsequent ZQCL commands require the timing parameter <sup>t</sup>ZQOPER to be satisfied. #### **ZQ Calibration SHORT (ZQCS)** The ZQCS command is used to perform periodic calibrations to account for small voltage and temperature variations. The shorter timing window is provided to perform the reduced calibration and transfer of values as defined by timing parameter <sup>1</sup>ZQCS. A ZQCS command can effectively correct a minimum of 0.5% Ron and RTT impedance errors within 64 clock cycles, assuming the maximum sensitivities specified in Table 37 and Table 38. #### **ACTIVATE** The ACTIVATE command is used to open (or ACTIVATE) a row in a particular bank for a subsequent access. The value on the BA [2:0] inputs selects the bank, and the address provided on inputs A[n:0] selects the row. This row remains open (or ACTIVE) for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank. #### **READ** The READ command is used to initiate a burst READ access to an ACTIVE row. The address provided on inputs A[2:0] selects the starting column address depending on the burst length and burst type selected (see table 60). The value on input A10 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be PRECHARGED at the end of the READ burst. If AUTO PRECHARGE is not selected, the row will remain open for subsequent accesses. The value on input A12 (if enabled in the MODE REGISTER) when the READ command is issued, determines whether BC4 (chop) or BL8 is used. After a READ command is issued, the READ burst may not be interrupted. A summary of READ commands is shown in Table 58. | Table 58: | Table 58: Read Command Summary | | | | | | | | | | | | | | |----------------|--------------------------------|--------|---------------|---------------|-----|------|------|-----|-----------------|-----|-------------|-------------|-------------------|-------| | | | | CI | KE | | | | | | | | | | | | Function | | Symbol | Prev<br>Cycle | Next<br>Cycle | CS\ | RAS\ | CAS\ | WE\ | <b>BA</b> [2:0] | An | <b>A</b> 12 | <b>A</b> 10 | <b>A</b> [11,0:0] | Notes | | | BL8MRS<br>BC4MRS | RD | ŀ | 1 | L | Н | L | Н | BA | RFU | V | L | CA | | | READ | BC4OTF | RDS4 | ŀ | 1 | L | Н | L | Н | BA | RFU | L | L | CA | | | | BL8OTF | RDS8 | ŀ | 1 | L | Н | L | Н | BA | RFU | Н | L | CA | | | | BL8MRS<br>BC4MRS | RDAP | ŀ | 1 | L | Н | L | Н | BA | RFU | V | Н | CA | | | READ with AUTO | BC4OTF | RDAPS4 | ŀ | 1 | L | Н | L | Н | BA | RFU | L | Н | CA | | | PRECHARGE | BL8OTF | RDAPS8 | ŀ | 1 | L | Н | L | Н | ВА | RFU | Н | Н | CA | | #### **WRITE** The WRITE command is used to initiate a burst WRITE access to an ACTIVE row. The value on the BA[2:0] inputs selects the bank. The value on input A10 determines whether or not AUTO PRECHARGE is used. The value on input A12 (if enabled in the MODE REGISTER [MR]) when the WRITE command is issued, determines whether BC4 (chop) or BL8 is used. The WRITE command summary is shown in Table 62. | Table 59: | TABLE 59: WRITE COMMAND SUMMARY | | | | | | | | | | | | | | |-----------------|---------------------------------|--------|---------------|---------------|-----|------|------|-----|-----------------|-----|-------------|-------------|-------------------|-------| | | | | С | KE | | | | | | | | | | | | Function | | Symbol | Prev<br>Cycle | Next<br>Cycle | CS/ | RAS\ | CAS\ | WE\ | <b>BA</b> [2:0] | An | <b>A</b> 12 | <b>A</b> 10 | <b>A</b> [11,0:0] | Notes | | | BL8MRS<br>BC4MRS | WR | | Н | L | Н | L | L | BA | RFU | V | L | CA | | | WRITE | BC4OTF | WRS4 | | Н | L | Н | L | L | BA | RFU | L | L | CA | | | | BL8OTF | WRS8 | | Н | L | Н | L | L | BA | RFU | Н | L | CA | | | | BL8MRS<br>BC4MRS | WRAP | | Н | L | Н | L | L | BA | RFU | V | Н | CA | | | WRITE with AUTO | BC4OTF | WRAPS4 | | Н | L | Н | L | L | BA | RFU | L | Н | CA | | | PRECHARGE | BL8OTF | WRAPS8 | | Н | L | Н | L | L | ВА | RFU | Н | Н | CA | | #### **PRECHARGE** The PRECHARGE command is used to DEACTIVATE the open row in a particular bank or in all banks. The bank(s) are available for a subsequent row access at a specified time (tRP) after the PRECHARGE command is issued, except in the case of concurrent AUTO PRECHARGE. A READ or WRITE command to a different bank is allowed during concurrent AUTO PRECHARGE as long as it does not interrupt the data transfer in the current bank and does not violate any other timing parameters. Input A10 determines whether one or all banks are precharged. In the case where only one bank is recharged. Inputs BA[2:0] select the bank; otherwise, BA[2:0] are treated as "Don't Care". After a bank is PRECHARGED, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. A PRECHARGE command is treated as a NOP if there is no open row in that bank (idle state) or if the previously open row is already in the process of precharging. However, the PRECHARGE period is determined by the last PRECHARGE command issued to the bank. #### **REFRESH** REFRESH is used during normal operation of the SDRAM and is analogous to CAS\-before RAS\ (CBR) refresh or AUTO REFRESH. This command is non-persistent, so it must be issued each time a REFRESH is required. The addressing is generated by the internal REFRESH command. The SDRAM requires REFRESH cycles at an average interval of 7.8µs (maximum when Ta≤85°C or 3.9µs MAX when Ta≤95°C). The REFRESH period begins when the REFRESH command is registered and ends <sup>t</sup>RFC (MIN) later. To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute REFRESH interval is provided. A maximum of eight REFRESH commands can be posted to any given SDRAM, meaning that the maximum absolute interval between any REFRESH command and the next REFRESH command is nine times the maximum average interval refresh rate. SELF REFRESH may be entered with up to eight REFRESH commands being posted. After exiting SELF REFRESH (when entered with posted REFRESH commands) additional posting of REFRESH commands is allowed to the extent the maximum number of cumulative posted REFRESH commands (both pre and post SELF REFRESH) does not exceed eight REFRESH commands. Mode" on page 153). #### **SELF REFRESH** The SELF REFRESH command is used to retain data in the SDRAM, even if the rest of the system is powered down. When in the SELF REFRESH mode, the SDRAM retains data without external clocking. The SELF REFRESH mode is also a convenient method used to enable/disable the DLL as well as to change the clock frequency within the allowed synchronous operating range. All power supply inputs (including VREFCA and VREFDQ) must be maintained at valid levels upon entry/exit and during SELF REFRESH mode operation. All power supply inputs (including VREFCA and VREFDQ) must be maintained at valid levels upon entry/exit and during SELF REFRESH mode under certain conditions: - Vss< VREFDQ< VDD is maintained - VREFDQ is valid and stable prior to CKE going back HIGH - The first WRITE operation may not occur earlier than 512 clocks after VREFDQ is valid - All other SELF REFRESH mode exit time requirements are met. #### **DLL DISABLE MODE** If the DLL is disabled by the MODE REGISTER (MR1[0] can be switched during initialization or later), the SDRAM is targeted, but not guaranteed to operate similarly to the NORMAL mode with a few notable exceptions: - The SDRAM supports only one value of CAS latency (CL=6) and one value of CAS WRITE latency (CWL=6). - DLL DISABLE mode affects the READ data clock-to-data strobe relationship (¹DQSCK), but not the READ data-to-data strobe relationship (¹DQSQ, ¹QH). Special attention is needed to line the READ data up with the controller time domain when the DLL is disabled. - In NORMAL operation (DLL on), <sup>†</sup>DQSCK starts from the rising clock edge AL + CL cycles after the READ command. In DLL DISABLE mode, <sup>†</sup>DQSCK starts AL = CL 1 cycles after the READ command. Additionally, with the DLL disabled, the value of <sup>†</sup>DQSCK could be larger than <sup>†</sup>CK. The ODT feature is not supported during DLL DISABLE mode (including dynamic ODT). The ODT resistors must be disabled by continuously registering the ODT ball LOW by programming RTT\_NORM MR1[9,6,2] and RTT\_WR MR2[10,9] to "0" while in DLL DISABLE mode. Specific steps must be followed to switch between the DLL enable and DLL DISABLE modes due to a gap in the allowed clock rates between the two modes (\text{tcK[AVG]MAX} and \text{tcK[DLL DISABLE]} MIN, respectively). The only time the clock is allowed to cross this clock rate gap is during SELF REFRESH mode. Thus, the required procedure for switching from the DLL ENABLE to DLL DISABLE mode is to change frequency curing self refresh (see Figure 34): - 1. Starting from the IDLE state (all banks are PRECHARGED, all timings are fulfilled, ODT is turned off, and RTT\_NOM and RTT\_WR are HIGH-Z), set MR1[0] to "1" to DISABLE the DLL. - 2. Enter SELF REFRESH mode after <sup>t</sup>MOD has been satisfied. - 3. After <sup>t</sup>CKSRE is satisfied, change the frequency to the desired clock rate. - 4. SELF REFRESH may be exited when the clock is stabled with the new frequency for <sup>t</sup>CKSRX. - 5. The SDRAM will be ready for its next command in the DLL DISABLE mode after the greater of <sup>t</sup>MRD or <sup>t</sup>MOD has been satisfied. A ZQCL command should be issued with appropriate timing met as well. A similar procedure is required for switching from the DLL disable mode back to the DLL enable mode. This also requires changing the frequency during self refresh mode (see Figure 44 on page 101). - 1. Starting from the idle state (all banks are precharged, all timings are fulfilled, ODT is turned off, and RTT\_NOM and RTT\_WR are High-Z), enter self refresh mode. - 2. After <sup>t</sup>CKSRE is satisfied, change the frequency to the new clock rate. - 3. Self refresh may be exited when the clock is stable with the new frequency for <sup>t</sup>CKSRX. After <sup>t</sup>XS is satisfied, update the mode registers with the appropriate values. At a minimum, set MR1[0] to "0" to enable the DLL. Wait <sup>t</sup>MRD, then set MR0[8] to "1" to enable DLL RESET. - 4. After another <sup>t</sup>MRD delay is satisfied, then update the remaining mode registers with the appropriate values. - 5. The DRAM will be ready for its next command in the DLL enable mode after the greater of <sup>t</sup>MRD or <sup>t</sup>MOD has been satisfied. However, before applying any command or function requiring a locked DLL, a delay of <sup>t</sup>DLLK after DLL RESET must be satisfied. A ZQCL command should be issued with the appropriate timings met as well. The clock frequency range for the DLL disable mode is specified by the parameter <sup>t</sup>CKDLL\_DIS. Due to latency counter and timing restrictions, only CL = 6 and CWL = 6 are supported. DLL disable mode will affect the read data clock to data strobe relationship (†DQSCK) but not the data strobe to data relationship (†DQSQ, †QH). Special attention is needed to the controller time domain. Compared to the DLL on mode where <sup>t</sup>DQSCK starts from the rising clock edge AL + CL cycles after the READ command, the DLL disable mode <sup>t</sup>DQSCK starts AL + CL - 1 cycles after the READ command (see Figure 45 on page 102). WRITE operations function similarly between the DLL enable and DLL disable modes; however, ODT functionality is not allowed with DLL disable mode. #### **INPUT CLOCK FREQUENCY CHANGE** When the DDR3 SDRAM is initialized, it requires the clock to be stable during most NORMAL states of operation. This means that after the clock frequency has been set to the stable state, the clock period is not allowed to deviate except what is allowed for by the clock jitter and spread spectrum clocking (SSC) specifications. The input clock frequency can be changed from one stable clock rate to another under two conditions: SELF REFRESH mode and PRECHARGE power-down mode. Outside of these two modes, it is illegal to change the clock frequency. For the SELF REFRESH mode condition, when the DDR3 SDRAM has been successfully placed into SELF REFRESH mode and <sup>1</sup>CKSRE has been satisfied, the state of the clock becomes a "Don't Care". When the clock becomes a "Don't Care", changing the clock frequency is permissible, provided the new clock frequency is stable prior to <sup>1</sup>CKSRX. When entering and exiting self refresh mode for the sole purpose of changing the clock frequency, the SELF REFRESH entry and exit specifications must still be met. The PRECHARGE power-down mode condition is when the DDR3 SDRAM is in PRECHARGE power-down mode (either fast exit mode or slow exit mode). Either ODT must be at a logic LOW or RTT\_NOM and RTT\_WR must be disabled via MR1 and MR2. This ensures RTT\_NOM and RTT\_WR are in an off state prior to entering PRECHARGE power-down mode while maintaining CKE at a logic LOW. A minimum of ¹CKSRE must occur after CKE goes LOW before the clock frequency can change. The DDR3 SDRAM input clock frequency is allowed to change only within the minimum and maximum operating frequency specified for the particular speed/temperature grade (¹CK [AVG] MIN to ¹CK [AVG] MAX) device. During the input clock frequency change, CKE must be held at a stable LOW level. When the input clock frequency is changed, a stable clock must be provided to the SDRAM, ¹CKSRX before PRECHARGE power-down may be exited. After PRECHARGE power-down is exited and ¹XP has been satisfied, the DLL must be reset via the MRS. Depending on the new clock frequency, additional MRS commands may need to be issued. During the DLL lock time, RTT\_NOM and RTT\_WR must remain in an off state. After the DLL lock time, the SDRAM is ready to operate with a new clock frequency (period). This process is depicted in Figure 37. - tAOFPD and tAOF must be satisfied and outputs High-Z prior to T1 (see "On-Die Termination (ODT)" on page 162 for exact requirements). - 3. If the RTT\_NOM feature was enabled in the mode register prior to entering precharge power-down mode, the ODT signal must be continuously registered LOW ensuring RTT is in an off state. If the RTT\_NOM feature was disabled in the mode register prior to entering precharge power-down mode, RTT will remain in the off state. The ODT signal can be registered either LOW or HIGH in this case. #### **WRITE LEVELING** For better signal integrity, DDR3 SDRAM memory sub-system designs have adopted use of fly-by topology for the commands, addresses, control signals and clocks. WRITE leveling is a scheme for the memory controller to de-skew the DQSx strobe (DQSx, DQSx\) to CK relationship at the SDRAM with a simple feedback feature provided it by the DDR3 SDRAM itself. WRITE leveling is generally used as part of the initialization process, if required. For NORMAL SDRAM operation, this feature must be disabled. This is the only SDRAM operation where the DQS functions as an input (to capture the incoming clock) and the DQs function as outputs (to report the stat of the clock). Note that nonstandard ODT schemes are required. The memory controller using the WRITE leveling procedure must have adjustable delay setting on its DQS strobe to align the rising edge of DQS to the clock at the SDRAM pins. This is accomplished when the SDRAM asynchronously feeds back the CK status via the DQ bus and samples with the rising edge of DQS. The controller repeatedly delays the DQS strobe until a CK transition from "0" to "1" is detected. The DQS delay established through this procedure helps ensure ¹DQSS, ¹DSS, and ¹DSH specifications in systems that use fly by topology by de-skewing the trace length mismatch. A conceptual timing of this procedure is shown in Figure 38. #### WRITE LEVELING When WRITE leveling is enabled, the rising edge of DQS samples CK and the rime DQ outputs the sampled CK's status. The prime DQ for each of the (4) words contained in the iMOD is DQ0 for the low byte, DQ8 for the high byte. It outputs the status of CK sampled by LDQSx and UDQSx. All other DQs (DQ[7:1], DQ[15:9] for the low word, DQ[23:17],DQ[31:25] for the next word, DQ[39:33], DQ[47:41] for the next and DQ[55:49], DQ[63:57] for the HIGH word) continue to drive LOW. Two prime DQ on each of the (4) words contained in the LDI iMOD allow each byte lane to be leveled independently. #### WRITE LEVELING PROCEDURE A memory controller initiates the SDRAM WRITE Leveling mode by setting the MR1[7] to a "1", assuming the other programmable features (MR0, MR1, MR2, and MR3) are first set and the DLL is fully reset and locked. The DQ balls enter the WRITE Leveling mode going from a "HIGH-Z" state to an undefined driving state so the DQ bus should not be driven. During WRITE Leveling mode, only the NOP and DES commands are allowed. The memory controller should attempt to level only one rank at a time; thus, the outputs of other ranks should be disabled by setting MR1[12] to a "1". The memory controller may assert ODT after a <sup>†</sup>MOD delay as the SDRAM will be ready to process the ODTL on delay (WL-2<sup>†</sup>CK), provided it does not violate the aforementioned <sup>†</sup>MOD delay requirement. The memory controller may drive LDQSx, UDQSx LOW and LDQSx\, UDQSx\ HIGH after \text{tWLDQSEN} has been satisfied. The controller may begin to toggle LDQSx, UDQSx after \text{tWLMRD} (one L[U]DQSs toggle is DQSs transitioning from a LOW state to a HIGH state with L[U]DQSx\ transitioning from a HIGH state to a LOW state, then both transition back to their original states). At a minimum, ODTL on and \text{tAON} must be satisfied at least one clock prior to DQS toggling. After twLMRD and DQS LOW preamble (twPRE) have been satisfied, the memory controller may provide either a single DQSx toggle or multiple DQSx toggles to sample CK for a given DQSx to CK skew. Each DQS toggle must not violate tDQSL (MIN) and tDQSH (MIN) specifications. tDQSL (MAX) and tDQSH (MAX) specifications are not applicable during WRITE leveling mode. The DQSx must be able to distinguish the CK's rising edge within tWLS and tWLH. The prime DQ will output the CK's status asynchronously from the associated DQSx rising edge CK capture within tWLO. The remaining DQs that always drive LOW when DQS is toggling must be LOW within tWLOE after the first tWLO is satisfied (the prime DQs going LOW). As previously noted, DQSx is an input and not an output during this process. Figure 39 depicts the basic timing parameters for the overall write leveling procedure. The memory controller will likely sample each applicable prime DQ state and determine whether to increment or decrement it DQS delay setting. After the memory controller performs enough DQSx toggles to detect the CK's "0-1" transition, the memory controller should lock the DQS delay setting for the SDRAM iMOD device. After locking the DQS setting, leveling for the rank will have been achieved, and the WRITE leveling mode for the rank should be disabled or reprogrammed (if WRITE leveling of another rank follows). #### WRITE LEVELING EXIT MODE After the DDR3 SDRAM iMOD has been WRITE leveled, the controller must exit from WRITE Leveling mode before the NORMAL mode can be used. Figure 40 depicts a general procedure in exiting WRITE Leveling. After the last rising DQS (capturing a "1" at T0), the memory controller should stop driving the DQS signals after tWLO (MAX) delay plus enough delay to enable the memory controller to capture the applicable prime DQ state (at – Tb0). The DQ balls become undefined when DQS no longer remains LOW and they remain undefined until tMOD after the MRS command (at Te1). The ODT input should be deasserted LOW such that ODTL off (MIN) expires after the DQSx is no longer driving LOW. When ODT LOW satisfies <sup>†</sup>IS, ODT must be kept LOW (at -Tb0) until the SDRAM is ready for either another rank to be leveled or until the NORMAL mode can be used. After DQS termination is switched off, WRITE level mode should be disabled via the MRS command (at Ta2). After <sup>†</sup>MOD is satisfied (at Te1), any valid command may be registered by the SDRAM. Some MRS commands may be issued after <sup>†</sup>MRD (at Td1). #### **OPERATIONS** #### Initialization The following sequence is required for power up and initialization, as shown in Figure 41. 1. Apply power. RESET\ is recommended to be below 0.2 x VDDQ during power ramp to ensure the outputs remain disabled (HIGH-Z) and ODT off (RTT is also HIGH-Z). All other inputs, including ODT may be undefined. During power up, either of the following conditions may exist and must be met: #### • Condition A: - VDD and VDDQ are driven from a single power source and are ramped with a maximum delta voltage between them of ΔV≤300mV. Slope reversal of any power supply signal is allowed. The voltage levels on all balls other than VDD, VDDQ, Vss and VssQ must be less than or equal to VDDQ and VDD on one side and must be greater than or equal to VssQ and Vss on the other side. - Both VDD and VDDQ power supplies ramp to VDD (MIN) and VDDQ (MIN) within tVDDPR=200ms. - Both VDD and VDDQ power supplies ramp to VDD (MIN) and VDDQ (MIN) within <sup>t</sup>VDDPR=200ms. - VREFDQ tracks VDD x 0.5, VREFCA tracks VDD x 0.5. - VTT is limited to 0.95V when the power ramp is complete and is not applied directly to the device; however, tVTD should be greater than or equal to zero to avoid device latchup. #### Condition B: - VDD may be applied before or at the same time as VDDQ. - VDDQ may be applied before or at the same time as VTT, VREFDQ and VREFCA. - No slope reversals are allowed in the power supply ramp for this condition. - Until stable power, maintain RESET\ LOW to ensure the outputs remain disabled (HIGH-Z). After the power is stable, RESET\ must be LOW for at least 200µs to begin the initialization process. ODT will remain in the HIGH-Z state while RESET\ is LOW and until CKE is registered HIGH. - 3. CKE must be LOW 10ns prior to RESET\ transitioning HIGH. - 4. After RESET\ transitions HIGH, wait 500μs (minus one clock) with CKE LOW. - 5. After this CKE LOW time, CKE may be brought HIGH (synchronously) and only NOP or DES commands may be issued. The clock must be present and valid for at least 10ns (and a minimum of five clocks) and ODT must be driven LOW at least tIS prior to CKE being registered HIGH. When CKE is registered HIGH, it must be continuously registered HIGH until the full initialization process is complete. - After CKE is registered HIGH and after <sup>t</sup>XPR has been satisfied, MRS commands may be issued. Issue an MRS (LOAD MODE) command to MR2 with the applicable settings (provide LOW to BA2 and BA0 and HIGH to BA1). - 7. Issue an MRS command to MR3 with the applicable settings. - 8. Issue an MRS command to MR1 with the applicable settings, including enabling the DLL and configuring ODT. - Issue and MRS command to MR0 with the applicable settings, including a DLL RESET command. <sup>†</sup>DLLK (512) cycles of clock input are required to lock the DLL. - Issue a ZQCL command to calibrate RTT and RON values for the process voltage temperature (PVT). Prior to NORMAL operation. <sup>1</sup>ZQINIT must be satisfied. - 11. When <sup>t</sup>DLLK and <sup>t</sup>ZQINIT have been satisfied, the DDR3 SDRAM will be ready for normal operation. ### **MODE REGISTERS** Mode registers (MR0-MR3) are used to define various modes of programmable operation of the DDR3 SDRAM iMOD. A mode register is programmed via the MODE REGISTER SET (MRS) command during initialization and it retains the stored information (except for MR0[8] which is self-clearing) until it is either reprogrammed, RESET\ goes LOW, or until the device loses power. Contents of a mode register can be altered by re-executing the MRS command. If the user chooses to modify only a subset of the mode register's variables, all variables must be programmed when the MRS command is issued. Reprogramming the mode register will not alter the contents of the memory array, provided it is performed correctly. The MRS command can only be issued (or re-issued) when all banks are idle and in the PRECHARGED state (tRP is satisfied and no data bursts are in progress). After an MRS command has been issued, two parameters must be satisfied: tMRD and tMOD. The controller must wait <sup>1</sup>MRD before initiating any subsequent MRS commands (see Figure 42). The controller must also wait <sup>t</sup>MOD before initiating any nonMRS commands (excluding NOP and DES), as shown in Figure 52 on page 112. The DRAM requires <sup>t</sup>MOD in order to update the requested features, with the exception of DLL RESET, which requires additional time. Until <sup>t</sup>MOD has been satisfied, the updated features are to be assumed unavailable. #### **MODE REGISTER 0 (MR0)** The base register, MR0 is used to define various DDR3 iMOD modes of operation. These definitions include the selection of a burst length, burst type, CAS latency, operating mode, DLL RESET, WRITE recovery and PRECHARGE power-down mode, as shown in Figure 44. #### **MODE REGISTER 0 (MR0)** #### **BURST TYPE** Accesses within a given burst may be programmed to either a sequential or an interleaved order. The burst type is selected via MR0[3], as shown in Figure 44. The ordering of accesses within a burst is determined by the burst length, the burst type and the starting column address, as shown in Table 60. DDR3 only supports 4-bit burst chop and 8-bit burst access modes. Full interleaved address ordering is supported for READs, while WRITEs are restricted to nibble (BC4) or word (BL8) boundaries. #### **BURST LENGTH** Burst length is defined by MR0[1:0] (see Figure 44). READ and WRITE accesses to the DDR3 SDRAM iMOD are burst-oriented, with the burst length being programmable to "4" (chop mode). "8" (fixed burst), or selectable using A12 during a READ/WRITE command (on the fly). The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. When MR0[1:0] is set to "01" during a READ/WRITE command, if A12=0, then BC4 (chop) mode is selected. If A12=1, then BL8 mode is selected. Specific timing diagrams, and turnaround between READ/WRITE are shown in the READ/WRITE sections of this document. When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A[i:2] when the burst length is set to "4" and by A[i:3] when the burst length is set to "8" (where Ai is the most significant column address bit for a given starting location within the block. The programmed burst length applies to both READ and WRITE bursts. | Table 60: | BURST ORDER | | | | | |--------------|-------------|--------------------|-------------------|--------------------|-------| | | | Starting Column | Burst Typ | | | | Burst Length | Read/Write | Address (A[2,1,0]) | Type = Sequential | Type = Interleaved | Notes | | | | 0 0 0 | 0,1,2,3,Z,Z,Z,Z | 0,1,2,3,Z,Z,Z,Z | 1,2 | | | | 0 0 1 | 1,2,3,0,Z,Z,Z,Z | 1,0,3,2,Z,Z,Z,Z | 1,2 | | | | 0 1 0 | 2,3,0,1,Z,Z,Z,Z | 2,3,0,1,Z,Z,Z,Z | 1,2 | | | | 0 1 1 | 3,0,1,2,Z,Z,Z,Z | 3,2,1,0,Z,Z,Z,Z | 1,2 | | 4 CHOP | READ | 100 | 4,5,6,7,Z,Z,Z,Z | 4,5,6,7,Z,Z,Z,Z | 1,2 | | | | 1 0 1 | 5,6,7,4,Z,Z,Z,Z | 5,4,7,6,Z,Z,Z,Z | 1,2 | | | | 1 1 0 | 6,7,4,5,Z,Z,Z,Z | 6,7,4,5,Z,Z,Z,Z | 1,2 | | | | 111 | 7,4,5,6,Z,Z,Z,Z | 7,6,5,4,Z,Z,Z,Z | 1,2 | | | | 0 V V | 0,1,2,3,X,X,X,X | 0,1,2,3,X,X,X,X | 1,3,4 | | | WRITE | 1 V V | 4,5,6,7,X,X,X,X | 4,5,6,7,X,X,X,X | 1,3,4 | | | | 000 | 0,1,2,3,4,5,6,7 | 0,1,2,3,4,5,6,7 | 1 | | | | 0 0 1 | 1,2.3,0,5,6,7,4 | 1,0,3,2,5,4,7,6 | 1 | | | | 0 1 0 | 2,3,0,1,6,7,4,5 | 2,3,0,1,6,7,4,5 | 1 | | 8 | READ | 0 1 1 | 3,0,1,2,7,4,5,6 | 3,2,1,0,7,6,5,4 | 1 | | | | 1 0 0 | 4,5,6,7,0,1,2,3 | 4,5,6,7,0,1,2,3 | 1 | | | | 1 0 1 | 5,6,7,4,1,2,3,0 | 5,4,7,6,1,0,3,2 | 1 | | | | 110 | 6,7,4,5,2,3,0,1 | 6,7,4,5,2,3,0,1 | 1 | | | | 111 | 7,4,5,6,3,0,1,2 | 7,6,5,4,3,2,1,0 | 1 | | | WRITE | VVV | 0,1,2,3,4,5,6,7 | 0,1,2,3,4,5,6,7 | 1,3 | #### NOTES: - Internal READ and WRITE operations start at the same point in time for BC4 as they do for BL8. - 2. Z = Data and Strobe output drivers in tri-state. - 3. X="Don't Care" ### **DLL RESET** DLL RESET is defined by MR0[8] (see Figure 44). Programming MR0[8] to "1" activates the DLL RESET function. MR0[8] is self-clearing, meaning it returns to a value of "0" after the DLL RESET function has been initiated. Anytime the DLL RESET function has been initiated, CKE must be HIGH and the clock held stable for 512 (\text{\text{\$^{1}\text{DLLK}\$}}\) clock cycles before a READ command can be issued. This is to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in invalid output timing specifications such as \text{\text{\$^{1}\text{DQSCK}\$}}\) timings. ### **WRITE RECOVERY** WRITE RECOVERY time is defined by MR0[11:9] (see Figure 44). WRITE RECOVERY values of 5,6,7,8,10 or 12 may be used by programming MR0[11:9]. The user is required to program the correct value of WRITE RECOVERY and is calculated by dividing <sup>t</sup>WR (ns) by <sup>t</sup>CK (ns) and rounding up a non-integer value to the next integer: WR (cycles)=roundup (<sup>t</sup>WR[ns]/<sup>t</sup>CK [ns]). ### PRECHARGE POWER-DOWN (PRECHARGE PD) The PRECHARGE PD bit applies only when PRECHARGE power-down mode is being used. When MR0[12] is set to "0", the DLL is off during PRECHARGE power-down providing a lower standby current mode; however, <sup>†</sup>XPDLL must be satisfied when exiting. When MR0[12] is set to "1", the DLL continues to run during PRECHARGE power-down mode to enable a faster exit of PRECHARGE power-down mode; however, <sup>†</sup>XP must be satisfied when exiting (see Power-Down mode on Page 134). ### **CAS Latency (CL)** The CL is defined by MR0[6:4], as shown in Figure 44. CAS latency is the delay, as measured in clock cycles, between the internal READ command and the availability of the first bit of valid output data. The CL can be set to 5,6, 8, or 10. DDR3 SDRAM iMODs do not support half-clock latencies. Examples of CL=6 and CL=8 are shown in Figure 45 (below). If an internal READ command is registered at clock edge n, and the CAS latency is m clocks, the data will be available nominally coincident with clock edge n+m. Table 46 indicates the CLs supported at available operating frequencies. #### **MODE REGISTER 1 (MR1)** The MODE REGISTER 1 (MR1) controls additional functions and features not available in the other mode registers; Q OFF (OUTPUT DISABLE), DLL ENABLE/DLL DISABLE, RTT\_NOM value (ODT), WRITE LEVELING, POSTED CAS ADDITIVE latency, and OUTPUT DRIVE STRENGTH. These functions are controlled via the bits shown in Figure 46 below. The MR1 register is programmed via the MR5 command and retains the stored information until it is reprogrammed, until RESET\ goes LOW (true), or until the device loses power. Reprogramming the MR1 register will not alter the contents of the memory array, provided the operation is performed correctly. The MR1 register must be loaded when all banks are idle and no bursts are in progress. The controller must satisfy the specified timing parameters <sup>t</sup>MRD and <sup>t</sup>MOD before initiating a subsequent operation. #### **DLL ENABLE/DLL DISABLE** The DLL may be enabled or disabled by programming MR1[0] during the LOAD MODE command, as shown in Figure 46 (previous page). The DLL must be enabled for NORMAL operation. DLL ENABLE is required during power-up initialization and upon returning to NORMAL operation after having DISABLED the DLL for the purpose of debugging or evaluation. ENABLING the DLL should always be followed by resetting the DLL using the appropriate LOAD MODE command. If the DLL is enabled prior to entering SELF REFRESH mode, the DLL is automatically DISABLED when entering SELF REFRESH operation and is automatically RE-ENABLED and RESET upon exit of SELF REFRESH. If the DLL is DISABLED prior to entering SELF REFRESH, the DLL remains DISABLED even upon exit of the SELF REFRESH operation until it has been RE-ENABLED and RESET. The SDRAM is not tested, nor does LDI warrant compliance with NORMAL mode timings or functionality when the DLL is disabled. An attempt has been made for the SDRAM to operate in the NORMAL mode whenever possible when the DLL is disabled; however, by industry standards, the following exceptions have been observed, defined and listed: - 1. ODT is NOT ALLOWED to be used - 2. The OUTPUT DATA is no longer edge-aligned to the clock - 3. CL and CWL can only be six clocks When the DLL is DISABLED, timing and functionality can vary from the NORMAL operational specifications when the DLL is enabled. DISABLING the DLL also implies the need to change the clock frequency. ### **OUTPUT DRIVE STRENGTH** The DDR3 SDRAM iMOD uses a programmable impedance output buffer. The drive strength mode register setting is defined by MR1[5:1], RZQ/7 ( $34\Omega$ [NOM]) is the primary output driver impedance setting for the device. To calibrate the output driver impedance, and external precision resistor (RZQ) is connected between the ZQ ball and VssQ. The value of the resistor is $240\Omega\pm1\%$ . The output impedance is set during initialization. Additional impedance calibration updates do not affect device operation and all data sheet timings and current specifications are met during an update. To meet the $34\Omega$ specification, the output drive strength must be set to $34\Omega$ during initialization. To obtain a calibrated output driver impedance after power-up, the DDR3 iMOD SDRAM needs a calibration command that is part of the initialization and reset procedure. ### **OUTPUT ENABLE/DISABLE** The OUTPUT ENABLE function is defined by MR1[12], as shown in Figure 46. When enabled (MR1[12]=0), all outputs (DQx, DQSx, DQSx\) are tri-stated. The output DISABLE feature is intended to be used during IDD characterization of the READ current and during <sup>t</sup>DQSS margining (WRITE LEVELING) only. #### **ON-DIE TERMINATION (ODT)** ODT resistance RTT\_NOM is defined by MR1[9,6,2] (see Figure 46). The RTT termination value applies to the DQx, LDMx, UDMx, L[U]DQSx and L[U]DQSx\. The DDR3 device architecture supports multiple RTT termination values based on RZQ/n where n can be 3,4,6,8 or 12 and RZQ is $240\Omega$ . Unlike DDR2, DDR3 ODT must be turned off prior to READING data out and must remain off during READ burst. RTT\_NOM termination is allowed any time after the DRAM is initialized, calibrated, and not performing READ accesses, or in SELF REFRESH mode. Additionally, WRITE accesses with dynamic ODT enabled (RTT\_WR) temporarily replaces RTT\_NOM with RTT\_WR. The actual effective termination, RTT\_EFF, may be different from the RTT targeted value due to non-linearity of the termination. For RTT\_EFF values and calculations, see the ON-DIE TERMINATION (ODT) description later in this DS. The ODT feature is designed to improve signal integrity of the memory device by enabling the DDR3 SDRAM controller to independently turn ON/ OFF ODT for any or all devices in the end designs array. The ODT input control pin is used to determine when RTT is turned on (ODTLon) and off (ODTLoff), assuming ODT has been ENABLED via MR1[9,6,2]. Timings for ODT are detailed in the "ON-DIE Termination (ODT)" description later in this DS. ### **WRITE LEVELING** The WRITE LEVELING function is enabled by MR1[7], as shown in Figure 46, WRITE LEVELING is used (during initialization) to de-skew the DQSx strobe to clock offset as a result of fly-by topology designs. For better signal integrity, some end use designs of DDR3 devices adopted fly-by topology for the commands, addresses, control signals and clocks. The fly-by topology benefits from a reduced number of stubs and their lengths, however, fly-by topology induces flight time skew between the clock and DQSx strobe (and DQx) at each SDRAM in the array. Controllers will have a difficult time maintaining <sup>†</sup>DQSS, <sup>†</sup>DSS and <sup>†</sup>DSH specifications without supporting WRITE LEVELING in systems which use fly-by topology based designs. WRITE LEVELING timing and detailed operation information is provided in "WRITE LEVELING. ### **POSTED CAS ADDITIVE LATENCY (AL)** AL is supported to make the command and data bus efficient for sustainable bandwidths in DDR3 SRAMs. MR1[4,3] define the value of AL (see Figure 46). MR1[4,3] enables the user to program the DDR3 SDRAM with an AL=0, CL-1, or CL-2. With this feature, the DDR3 SDRAM enables a READ or WRITE command to be issued after the ACTIVATE command for that bank prior to $^{t}$ RCD(MIN). The only restriction is ACTIVATE to READ or WRITE + AL $\geq$ $^{t}$ RCD(MIN) must be satisfied. Assuming $^{t}$ RCD(MIN) = CL, a typical application using this feature, sets AL=CL - $^{t}$ CK = $^{t}$ RCD(MIN- $^{t}$ CK. The READ or WRITE command is held for the time of the AL before it is released internally to the DDR3 SDRAM iMOD device. READ latency (RL) is controlled by the sum of the AL and CAS latency (CL), RL=AL+CL, WRITE latency (WL) is the sum of CAS WRITE latency and AL, WL=AL + CWL (see "MODE REGISTER 2 (MR2))". Examples of READ and WRITE latencies are shown in Figure 47 and Figure 49. #### **MODE REGISTER 2 (MR2)** The MODE REGISTER 2 (MR2) controls additional functions and features not available in the other mode registers. These additional functions are CAS WRITE latency (CWL), AUTO SELF REFRESH (ASR), SELF REFRESH TEMPERATURE (SRT) and DYNAMIC ODT (RTT\_WR). These functions are controlled via the bits shown in Figure 48. The MR2 is programmed via the MRS command and will retain the stored information until it is programmed again or until the device loses power. Reprogramming the MR2 register will not alter the contents of the memory array, provided that the operation has been performed correctly. The MR2 register must be loaded when all banks are idle and no data bursts are in progress and the memory controller must wait for the specified time <sup>1</sup>MRD and <sup>1</sup>MOD before initiating a subsequent operation. ### **CAS WRITE LATENCY (CWL)** CWL is defined by MR2[5:3] and is the delay, in clock cycles, from the releasing of the internal WRITE to the latching of the first data in. CWL must be correctly set to the corresponding operating clock frequency (see Figure 48). The overall WRITE LATENCY (WL) is equal to CWL + AL (see Figure 46). #### **AUTO SELF REFRESH (ASR)** Mode register MR2[6] is used to DISABLE/ENABLE the ASR function. When ASR is DISABLED, the SELF REFRESH mode's REFRESH rate is assumed to be at the normal 85°C limit (commonly referred to as the 1X REFRESH rate). In the DISABLED mode, ASR requires the user to ensure the SDRAM never exceeds a TA of 85°C while in SELF REFRESH unless the user enables the SRT feature listed below, supporting an elevated temp up to +95°C while in SELF REFRESH. The standard SELF REFRESH current test specifies test conditions to normal ambient temperature (85°C) only, meaning if ASR is enabled, the standard SELF REFRESH current specification does not apply (see the "EXTENDED TEMPERATURE USAGE" description later in this DS). ## **SELF REFRESH TEMPERATURE (SRT)** Mode register MR2[7] is used to DISABLE/ENABLE the SRT function. When SRT is Disabled, the SELF REFRESH mode's refresh rate is assumed to be at the normal 85°C limit. In the DISABLED mode, SRT requires the user to ensure the SDRAM never exceeds the TA limit of 85°C while in SELF REFRESH mode unless the user enables ASR. When SRT is enabled, the SDRAM SELF REFRESH is changed internally from 1X to 2X, regardless of the ambient temperature (TA). This enables the user to operate the SDRAM beyond the standard 85°C limit up to the optional extended temperature range of +95°C while in SELF REFRESH mode. The standard SELF REFRESH current test specifies test conditions to normal ambient temperature (85°C) only, meaning if SRT is enabled, the standard SELF REFRESH current specifications do not apply. ### SRT vs. ASR If the normal ambient temperature limit of 85°C is not exceeded, then neither SRT nor ASR is required, and both can be DISABLED throughout operation. If the extended temperature option is used, the user is required to provide a 2X refresh rate during (manual) refresh for Extended temp devices or 3X refresh rate for Mil-temp devices. SRT and ASR should be enabled for automatic REFRESH services on all devices used in temperature environments ≤95°C SRT forces the SDRAM to switch the internal SELF REFRESH rate from 1X to 2X. SELF REFRESH is performed at 2X regardless of Ta. ASR automatically switches the SDRAM's internal SELF REFRESH rate from 1X to 2X, however, while in SELF REFRESH mode, ASR enables the REFRESH rate automatically adjust between 1X and 2X REFRESH rate over the supported temperature range. One other disadvantage with ASR is the SDRAM cannot always switch from a 1X to a 2X refresh rate at an exact ambient Temperature of 85°C. Although the SDRAM will support data integrity when it switches from a 1X to 2X rate, it may switch at a lower temperature than 85°C. Since only one mode is necessary at one instant in time, SRT and ASR cannot be simultaneously enabled. #### **DYNAMIC ODT** The dynamic ODT (RTT\_WR) feature is defined by MR2[10,9]. Dynamic ODT is enabled when a value is selected. This new DDR3 feature enables the ODT termination value to change without issuing an MRS command, essentially changing the ODT termination "on-the-fly". With dynamic ODT (RTT\_WR) when beginning a WRITE burst and subsequently switches back to ODT (RTT\_WR) is enabled: ODTLCNW, ODTLCNW4, ODTLCNW\* ODTH4, ODTH8 and <sup>†</sup>ADC. Dynamic ODT is only applicable during WRITE cycles, If ODT (RTT\_NOM) is disabled, dynamic ODT (RTT\_WR) is still permitted. RTT\_NOM and RTT\_WR can be used independent of one another. Dynamic ODT is not available during WRITE LEVELING mode, regardless of the state of ODT (RTT\_NOM). For details on ODT operation, refer to the "On-Die-Termination (ODT)" section. ### **MODE REGISTER (MR3)** The mode register 3 (MR3) controls additional functions and features not available via MR0, MR1 or MR2. Currently defined as the MULTIPURPOSE REGISTER (MPR). This function is controlled via the bits shown in Figure 50. The MR3 is programmed via the LOAD MODE command and retains the stored information until it is programmed again or until the device loses power. Reprogramming the MR3 register will not alter the contents of the memory array, provided the programming of the MR3 has been performed correctly. The MR3 register must be loaded when all banks are idle and no data bursts are in progress and the memory controller must wait the specified time <sup>†</sup>MRD and <sup>†</sup>MOD before initiating a subsequent operation. ## **MULTIPURPOSE REGISTER (MPR)** The MULTIPURPOSE REGISTER function is used to output a predefined system timing calibration bit sequence. Bit 2 is the master bit that enables or disables access to the MPR register and bits 1 and 0 determine which mode the MPR is placed in. The basic concept of the multipurpose register is shown in Figure 51. If MR3[2] is a "0", then the MPR access is disabled and the SDRAM operates in normal mode. However, if MR3[2] is a "1", then SDRAM no longer outputs normal read data but outputs MPR data as defined by MR3[0,1]. If MR3[0,1] is equal to "00", then a predefined read pattern for system calibration is selected. To enable the MPR, the MRS command is issued to MR3 and MR3[2]=1 (see Table 61). Prior to issuing the MRS command, all banks must be in the idle state (all banks are precharged, and the idle state). When the MPR is enabled, any subsequent READ or RDAP commands are redirected to the multipurpose register. The resulting operation when either a READ or a RDAP command is issued is defined by MR3[1:0]when MPR is enabled (see Table 62). When the MPR is enabled, only READ or RDAP commands are allowed until a subsequent MRS command is issued with the MPR disabled (MR3[2]=0). POWER-DOWN, SELF REFRESH and any other NON READ or RDAP command is not allowed. The RESET function is supported during MPR enable mode. ## FIGURE 51 - MULTIPURPOSE REGISTER (MPR) BLOCK DIAGRAM #### NOTES: - 1. A predefined data pattern can be read out of the MPR with an external READ command. - MR3[2] defines whether the data flow comes from the memory core or the MPR. When the data flow is defined, the MPR contents can be read out continuously with a regular READ or RDAP command. | Table 61: BURST OR | Table 61: BURST ORDER | | | | | | | | | | |--------------------|----------------------------|----------------------------------------------------------------------|--|--|--|--|--|--|--|--| | MR3[2]<br>MPR | MR3[1:0] MPR READ Function | Function | | | | | | | | | | 0 | "Don't Care" | Normal Operation, no MPR transaction. All subsequent READs come from | | | | | | | | | | | | the SDRAM memory array. All subsequent WRITEs go to the SDRAM | | | | | | | | | | | | memory array. | | | | | | | | | | 1 | A[1:0] (See Table 67) | Enable MPR mode, subsequent READ/RDAP commands defined by bits 1 | | | | | | | | | | | | and 2. | | | | | | | | | #### MPR FUNCTIONAL DESCRIPTION The MPR JEDEC definition allows for either a prime DQ0 for lower byte and DQ8 for the upper byte of each of the (4) words contained in the LDI iMOD, to output the MPR data with the remaining DQs driven LOW, or for all DQs to output the MPR data. The MPR readout supports fixed READ burst and READ burst chop (MRS and OTF via A12/BC#) with regular READ latencies and AC timings applicable. This providing the DLL is locked as required. MPR addressing for a valid MPR READ is as follows: - A[1:0] must be set to "00" as the burst order is fixed per nibble - A2 selects the burst order - BL8, A2 is set to "0", and the burst order is fixed to 0,1,2,3,4,5,6,7 - For burst chop 4 cases, the burst order is switched on the nibble base and: - A2=0: burst order =0,1,2,3 - A2=1: burst order =4,5,6,7 - Burst order bit 0 (the first bit) is assigned to LSB, and burst order bit 7 (the last bit) is assigned to MSB - A[9:3] are a "Don't Care" - A10 is a "Don't Care" - · A11 is a "Don't Care" - A12: Selects burst chop mode on-the-fly, if enabled within MR0 - A13 is a "Don't Care" - BA[2:0] are a "Don't Care" ## MPR REGISTER ADDRESS DEFINITIONS and BURSTING ORDER The MPR currently supports a single data format. This data format is a predefined READ pattern for system calibration. The predefined pattern is always a repeating 0-1 bit pattern. Examples of the different type of predefined READ pattern bursts are shown in Figures 52, 53, and 54. | TABLE 62: BURST ORDER | | | | | | | | | | |-----------------------|----------|-----------------------------|-----------------|----------------|-------------------------------------|--|--|--|--| | MR3[2] | MR3[1:0] | Function | Burst<br>Length | Read<br>A[2:0] | Burst Order and Data Pattern | | | | | | 1 | 00 | READ predefined pattern for | BL8 | 000 | Burst Order: 0,1,2,3,4,5,6,7 | | | | | | | | system calibration | | | Predefined pattern: 0,1,0,1,0,1,0,1 | | | | | | | | | BC4 | 000 | Burst Order: 0,1,2,3 | | | | | | | | | | | Predefined pattern: 0,1,0,1 | | | | | | | | | BC4 | 100 | Burst Order: 4,5,6,7 | | | | | | | | | | | Predefined pattern: 0,1,0,1 | | | | | | 1 | 01 | RFU | n/a | n/a | n/a | | | | | | | | | n/a | n/a | n/a | | | | | | | | | n/a | n/a | n/a | | | | | | 1 | 10 | RFU | n/a | n/a | n/a | | | | | | | | | n/a | n/a | n/a | | | | | | | | | n/a | n/a | n/a | | | | | | 1 | 11 | RFU | n/a | n/a | n/a | | | | | | | | | n/a | n/a | n/a | | | | | | | | | n/a | n/a | n/a | | | | | ## Figure 52 - MPR System Read Calibration with BL8: Fixed Burst Order Single Readout Notes: 1. READ with BL8 either by MRS or OTF. 2. Memory controller must drive 0 on A[2:0]. ## Figure 53 - MPR System Read Calibration with BL8: Fixed Burst Order, Back-to-Back Readout otes: 1. READ with BL8 either by MRS or OTF. 2. Memory controller must drive 0 on A[2:0]. ## Figure 54 - MPR System Read Calibration with BC4: Lower Nibble, Then Upper Nibble ## Figure 55 - MPR System Read Calibration with BC4: Upper Nibble, Then Lower Nibble #### MPR READ PREDEFINED PATTERN The predetermined READ calibration pattern is a fixed pattern of 0,1,0,1,0,1,0,1. The following is an example of using the READ out predetermined READ calibration pattern. The example is to perform multiple READS from the MULTIPURPOSE REGISTER (MPR) in order to do system level READ timing calibration based on the predetermined and standardized pattern. The following protocol outlines the steps used to perform the READ calibration: - Precharge all banks - After <sup>†</sup>RP is satisfied, set MRS, MR3[2] = 1 and MR3[1:0]=00. This redirects all subsequent READs and Loads the predefined pattern into the MPR. As soon as <sup>†</sup>MRD and <sup>†</sup>MOD are satisfied, the MPR is available. - Data WRITE operations are not allowed until the MPR returns to the normal SDRAM state - Issue a READ with burst order information (all other address pins are "Don't Care"): - A[1:0] = 00 (data burst order is fixed starting at nibble) - A2 = 0 (for BL8, burst order is fixed as 0,1,2,3,4,5,6,7) - A12 = 1 (use BL8) - After RL = AL + CL, the SDRAM bursts out the predefined READ calibration pattern (0,1,0,1,0,1,0,1) - The memory controller repeats the calibration READs until READ data capture at the memory controller is optimized - After the last MPR READ burst and after <sup>t</sup>MPRR has been satisfied, issue MRS, MR3[2] = 0 and MR3[1:0] = "Don't Care" to the normal SDRAM state. All subsequent READ and WRITE accesses will be regular READS and WRITES from/to the SDRAM array - When <sup>1</sup>MRD and <sup>1</sup>MOD are satisfied from the last MRS, the regular SDRAM commands (such as ACTIVATE a Memory bank for regular READ or WRITE access) are permitted #### **MODE REGISTER SET (MRS)** The mode registers are loaded via inputs BA[2:0], A[13:0]. BA[2:0] determines which mode register is programmed: - BA2 = 0, BA1 = 0, BA0 = 0 for MR0 - BA2 = 0, BA1 = 0, BA0 = 1 for MR1 - BA2 = 0, BA1 = 1, BA0 = 0 for MR2 - BA2 = 0, BA1 = 1, BA0 = 1 for MR3 The MRS command can only be issued (or reissued) when all banks are idle and in the precharged state (the is satisfied and no data bursts are in progress). The controller must wait the specified time the MRD before initiating a subsequent operation such as an ACTIVATE command. There is also a restriction after issuing an MRS command with regard to when the updated functions become available. This parameter is specified by the MRD and the improvements are shown in Figure 42 and 43. Violating either of these requirements will result in unspecified operation. ### **ZQ CALIBRATION** The ZQ CALIBRATION command is used to calibrate the SDRAM output drivers (RON) and ODT values (RTT) over process, voltage, and temperature, provided a dedicated $240\Omega$ ( $\pm1\%$ ) external resistor is connected from the SDRAM's ZQ ball to VssQ. DDR3 SDRAMs need a longer time to calibrate Ron and ODT at power up INITIALIZATION and SELF REFRESH exit and a relatively shorter time to perform periodic calibrations. DDR3 SDRAM defines two ZQ CALIBRATION commands: ZQ CALIBRATION LONG (ZQCL) and ZQ CALIBRATION SHORT (ZQCS). An example of ZQ CALIBRATION timing is shown in Figure 56. All banks must be PRECHARGED and <sup>t</sup>RP must be met before ZQCL or ZQCS commands can be issued to the SDRAM. No other activities (other than another ZQCL or ZQCS command may be issued to the SDRAM) can be performed on the SDRAM array by the controller for the duration of <sup>t</sup>ZQINIT or <sup>t</sup>ZQOPER. The quiet time on the SDRAM array helps accurately calibrate RoN and ODT. After SDRAM calibration is achieved, the SDRAM should disable the ZQ ball's current consumption path to reduce overall power usage. ZQ CALIBRATION commands can be issued in parallel to DLL RESET and locking time. Upon SELF REFRESH exit, an explicit ZQCL is required if ZQ CALIBRATION is desired. In dual rank system designs that share the ZQ resistor between devices, the controller must not allow overlap of †ZQINT, †ZQOPER or †ZQCS between ranks. ### **ACTIVATE** Before any READ or WRITE commands can be issued to a bank within the SDRAM, a ROW in that bank must be opened (ACTIVATED). This is accomplished via the ACTIVATE command, which selects both the BANK and the ROW to be ACTIVATED. After a ROW is opened with an ACTIVATE command, a READ or WRITE command may be issued to that ROW, subject to the ¹RCD specification. However, if the additive latency is programmed correctly, a READ or WRITE command may be issued prior to ¹RCD (MIN). In this operation, the SDRAM enables a READ or WRITE command to be issued after the ACTIVATE command for that bank, but prior to ¹RCD (MIN) (see "POSTED CAS ADDITIVE LATENCY (AL)). ¹RCD (MIN) should be divided by the clock period and rounded up to the next whole number to determine the earliest clock edge after the ACTIVATE command on which the READ or WRITE command can be entered. The same procedure is used to convert other specification limits from time units to clock cycles. When at least one bank is open, any READ-to-READ command delay or WRITE-to-WRITE command delay is restricted to <sup>t</sup>CCD (MIN). A subsequent ACTIVATE command to a different ROW in the same BANK can only be issued after the previous ACTIVE ROW has been closed (PRE-CHARGED). The minimum time interval between successive ACTIVATE commands to the same BANK is defined by <sup>†</sup>RC. A subsequent ACTIVATE command to another BANK can be issued while the first BANK is being accessed, which results in a reduction of total ROW-ACCESS overhead. The minimum time interval between successive ACTIVATE commands may be issued in a given †FAW (MIN) period, and the †RRD (MIN) restriction still applies. The †FAW (MIN) parameter applies, regardless of the number of BANKS already opened or closed. #### **READ** READ bursts are initiated with a READ command. The starting COLUMN and BANK addresses are provided with the READ command and AUTO PRECHARGE is either enabled or disabled for that burst access. If AUTO PRECHARGE is enabled, the ROW being accessed is automatically PRECHARGED at the completion of the burst sequence. If AUTO PRECHARGE is disabled, the ROW will be left open after the completion of the burst. During READ bursts, the valid data out element from the starting column address is available at READ LATENCY (RL) clocks later. RL is defined as the sum of POSTED CAS ADDITIVE LATENCY (AL) and CAS LATENCY (CL) (RL = AL + CL). The value of AL and CL is programmable in the mode register via the MRS command. Each subsequent data-out element will be valid nominally at the next positive or negative clock edge (that is, at the next crossing of CK and CK). Figure 59 shows an example of RL based on a CL setting of 8 as well as AL=0. L[U]DQSx, L[U]DQSx\ is driven by the SDRAM along with the output data. The initial LOW state on L[U]DQSx and HIGH state on L[U]DQSx\, is known as the READ preamble (¹RPRE). The LOW state on DQSx and the HIGH state on L[U]DQSx\, coincident with the last data-out element, is known as the READ postamble (¹RPST). Upon completion of a burst, assuming no other commands have been initiated, the DQ will go HIGH-Z. A detailed explanation of ¹DQSQ (valid data-out skew), ¹QH (data-out window hold), and the valid data window are depicted in Figure 71. A detailed explanation of ¹DQSCK (DQS transition skew to CK) is also depicted in Figure 71. Data from any READ burst may be concatenated with data from a subsequent READ command to provide a continuous flow of data. The first data element from the new burst follows the last element of a completed burst. The new READ command should be issued <sup>t</sup>CCD cycles after the first READ command. This is shown for BL8 in Figure 60. If BC4 is enabled, <sup>t</sup>CCD must still be met which will cause a gap in the data output, as shown in Figure 61. Nonconsecutive READ data is reflected in Figure 62. DDR3 SDRAMs do not allow interrupting or truncating any READ burst. Data from any READ burst must be completed before a subsequent WRITE burst is allowed. An example of a READ burst followed by a WRITE burst for BL8 is shown in Figure 63. To ensure the READ data is completed before the WRITE data is on the bus, the minimum READ-to-WRITE timing is RL + $^{\rm t}$ CCD - WL + $^{\rm t}$ CK. A READ burst may be followed by a PRECHARGE command to the same bank provided AUTO PRECHARGE is not ACTIVATED. The minimum READ-to-PRECHARGE command spacing to the same bank is four clocks and must also satisfy a minimum analog time from the READ command. This time is called <sup>†</sup>RTP (READ-to-PRECHARGE). <sup>†</sup>RTP starts AL cycles later than the READ command. Examples for BL8 are shown in Figure 66 and BC4 in Figure 66. Following the PRECHARGE command, a subsequent command to the same bank cannot be issued until <sup>†</sup>RP is met. The PRECHARGE command followed by another PRECHARGE command to the same bank is allowed. However, the precharge period will be determined by the last PRECHARGE command issued to the bank. If A10 is HIGH when a READ command is issued, the READ with AUTO PRECHARGE function is engaged. The SDRAM starts an AUTO PRECHARGE operation on the rising edge which is AL + <sup>t</sup>RTP cycles after the READ command. DDR3 SDRAMs support a <sup>t</sup>RAS lockout feature (see Figure 68). If <sup>t</sup>RAS (MIN) is not satisfied at the edge, the starting point of the AUTO PRECHARGE operation will be delayed until <sup>t</sup>RAS (MIN) is satisfied. In case the internal PRECHARGE operation is pushed out by <sup>t</sup>RTP, <sup>t</sup>RP starts at the point at which the internal PRECHARGE happens. The time from READ with AUTO PRECHARGE to the next ACTIVATE command the same bank is AL + (<sup>t</sup>RTP + <sup>t</sup>RP)\*, where <sup>\*\*\*</sup> means rounded up to the next integer. In any event, internal RECHARGE does not start earlier than four clocks after the last 8n-bit prefetch. # Figure 60 - Consecutive READ Bursts (BL8) The BL8 setting is activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ command at T0 and T4. The BL8 setting is activated by either MR0[1:0] = 00 DO n (or b) = data-out from columnn (or column b). BL8, RL = 5 (CL = 5, AL = 0). # Figure 61 - Consecutive READ Bursts (BC4) The BC4 setting is activated by either MR0[1.0] = 10 or MR0[1.0] = 01 and A12 = 0 during READ command at T0 and T4. b) = data-out from columnn (or column b). 2, ω, <del>4</del>, = 5 (CL = 5, AL = 0). # Figure 62 - Nonconsecutive READ Bursts t. 9. 6. 4. Notes: AL = 0, RL = 8. DO n (or b) = data-out from column n (or column b). Seven subsequent elements of data-out appear in the programmed order following DO n. Seven subsequent elements of data-out appear in the programmed order following DO b. # Figure 63 - READ (BL8) to WRITE (BL8) The BL8 setting is activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during the READ command at T0, and the WRITE command at T6. NOP commands are shown for ease of illustration; other commands may be valid at these times. <del>-</del>. ~! Notes: # Figure 64 - READ (BC4) to WRITE (BC4) OTF # Figure 65 - READ to PRECHARGE (BL8) NOP commands are shown for ease of illustration; other commands may be valid at these times. Notes: The BL8 setting is activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during the READ command at T0, and the WRITE command at T6. ۲, DO n = data-out from column, DIb = data-in for column b. BL8, RL = 5 (AL = 0, CL = 5), WL = 5 (AL = 0, CWL = 5). е. <del>4</del>. # Figure 66 - READ to PRECHARGE (BC4) # Figure 67 - READ to PRECHARGE (AL = 5, CL = 6) # Figure 68 - READ with Auto Precharge (AL = 4, CL = 6) #### **READ** A DQSx to DQ output timing is shown in Figure 69. The DQ transitions between valid data outputs must be within <sup>†</sup>DQSQ of the crossing point of L[U]DQSx, L[U]DQSx\. DQS must also maintain a minimum HIGH and LOW time of <sup>†</sup>QSH and <sup>†</sup>QSL. Prior to the READ preamble, the DQ balls will either be floating or terminated depending on the status of the ODT signal. Figure 70 shows the strobe-to-clock timing during a READ. The crossing point DQSx, DQSx\ must transition with ± tDQSCK of the clock crossing point. The data out has no timing relationship to clock, only to DQS, as shown in Figure 70. Figure 70 also shows the READ preamble and postamble. Normally, both DQSx and DQSx\ are HIGH-Z to save power (VDDQ). Prior to data output from the SDRAM, DQSx is driven LOW and DQSx\ driven HIGH for tRPRE. This is known as the READ preamble. The READ postamble, <sup>t</sup>RPST, is one half clock from the last L[U]DQSx, L[U]DQSx, transition. During the READ postamble, L[U]DQSx is driven LOW and L[U] DQSx\ driven HIGH. When complete, the DQ will either be disabled or will continue terminating depending on the state of the ODT signal. Figure 75 demonstrates how to measure <sup>t</sup>RPST. ## Figure 69 - Data Output Timing - †DQSQ and Data Valid Window NOP commands are shown for ease of illustration; other commands may be valid at these times. Notes: The BL8 setting is activated by either MR0[1, 0] = 0, 0 or MR0[0, 1] = 0, 1 and A12 = 1 during READ command at T0. 3. DO n = data-out from column n. 4. BL8, RL = 5 (AL = 0, CL = 5). 5. Output timings are referenced to VCCQ/2 and DLL on and locked. 6. <sup>t</sup>DQSQ defines the skew between DQS, DQS# to data and does not define DQS, DQS# to clock. Early data transitions may not always happen at the same DQ. Data transitions of a DQ can vary (either early or late) #### **OUTPUT TIMING** <sup>t</sup>HZ and <sup>t</sup>LZ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level which specifies when the device output is no longer driving <sup>t</sup>HZ (DQS) and <sup>t</sup>HZ (DQ) or begins driving <sup>t</sup>LZ (DQS). <sup>t</sup>LZ (DQ), Figure 71 shows a method to calculate the point when the device is not longer driving <sup>t</sup>HZ (DQS) and <sup>t</sup>HZ (DQ) or begins driving <sup>t</sup>LZ (DQS), <sup>t</sup>LZ (DQ) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. The parameters <sup>t</sup>LZ (DQS), <sup>t</sup>LZ (DQ), <sup>t</sup>HZ (DQS) and <sup>t</sup>HZ (DQ) are defined as single-ended. # Figure 70 - Data Strobe Timing - READs ## Figure 71 - Method for Calculating tLZ and tHZ $^{t}$ HZ (DQS), $^{t}$ HZ (DQ) end point = 2 × T1 - T2 $^{t}LZ$ (DQS), $^{t}LZ$ (DQ) begin point = 2 × T1 - T2 Notes: - 1. Within a burst, the rising strobe edge is not necessarily fixed at <sup>t</sup>DQSCK (MIN) or <sup>t</sup>DQSCK (MAX). Instead, the rising strobe edge can vary between <sup>t</sup>DQSCK (MIN) and <sup>t</sup>DQSCK (MAX). - 2. The DQS high pulse width is defined by <sup>t</sup>QSH, and the DQS low pulse width is defined by <sup>t</sup>QSL. Likewise, <sup>t</sup>LZ (DQS) MIN and <sup>t</sup>HZ (DQS) MIN are not tied to <sup>t</sup>DQSCK (MIN) (early strobe case) and <sup>t</sup>LZ (DQS) MAX and <sup>t</sup>HZ (DQS) MAX are not tied to <sup>t</sup>DQSCK (MAX) (late strobe case); however, they tend to track one another. - 3. The minimum pulse width of the READ preamble is defined by <sup>t</sup>RPRE (MIN). The minimum pulse width of the READ postamble is defined by <sup>t</sup>RPST (MIN). #### WRITE WRITE bursts are initiated with a WRITE command. The starting COLUMN and BANK addresses are provided with the WRITE command, and AUTO PRECHARGE is selected, the ROW being accessed will be PRECHARGED at the end of WRITE burst. If AUTO PRECHARGE is not selected, the ROW will remain open for subsequent accesses. After a WRITE command has been issued, the WRITE burst may not be interrupted. For the generic WRITE commands used in Figure 76 though Figure 84, AUTO PRECHARGE is disabled. During WRITE bursts, the first valid data-in element is registered on a rising edge of DQSx following the WRITE LATENCY (WL) clocks later and subsequent data elements will be registered on successive edges of DQSx. WRITE LATENCY (WL) is defined as the sum of POSTED CAS ADDITIVE LATENCY (AL) and CAS WRITE LATENCY (CWL): WL = AL + CWL. The values of AL and CWL are programmed in the MR- and MR2 registers, respectively. Prior to the first valid DQSx edge, a full cycle is needed (including a dummy crossover of DQSx, DQSx\) and specified as the WRITE preamble shown in Figure 76. The half cycle on DQSx following the last data-in element is known as the WRITE postamble. The time between the WRITE command and the first valid edge of DQSx is WL clocks ± <sup>t</sup>DQSS. Figure 77 through Figure 84 show the nominal case where <sup>t</sup>DQSS = 0ns; however, Figure 76 includes <sup>t</sup>DQSS (MIN) and <sup>t</sup>DQSS (MAX) cases. Data may be masked from completing a WRITE using data mask. The mask occurs on the DM ball aligned to the WRITE data. If DM is LOW, the WRITE completes normally. If DM is HIGH, that bit of data is masked. Upon completion of a burst, assuming no other commands have been initiated, the DQ will remain HIGH-Z and any additional input data will be ignored. Data for any WRITE burst may be concatenated with a subsequent WRITE command to provide a continuous flow of input data. The new WRITE command can be <sup>t</sup>CCD clocks following the previous WRITE command. The first data element from the new burst is applied after the last element of a completed burst. Figures 77 and 78 show concatenated bursts. An example of nonconsecutive WRITES is shown in Figure 79. Data for any WRITE burst may be followed by a subsequent READ command after WTR has been met (see Figures 80, 81 and 82). Data for any WRITE burst may be followed by a subsequent PRECHARGE command providing twR has been met, as shown in Figure 83 and Figure 84. Both tWTR and tWR starting time may vary depending on the mode register settings (fixed BC4, BL8 vs. OTF). Don't Care Indicates a Break i Time Scale ## FIGURE 81 - WRITE TO READ (BC4 MODE REGISTER SETTING) WTR controls the WRITE-to-READ delay to the same device and starts with the first rising clock edge after the last write NOP commands are shown for ease of illustration; other commands may be valid at these times. ۲, Notes: The fixed BC4 setting is activated by MR0[1:0] = 10 during the WRITE command at T0 and the READ command at Ta0. data shown at T7. BC4 (fixed), WL = 5 (AL = 0, CWL = 5), RL = 5 (AL = 0, CL = 5). DI n = data-in for column n. დ <del>4</del> დ # FIGURE 82 - WRITE (BC4 OTF) TO READ (BC4 OTF) NOP commands are shown for ease of illustration; other commands may be valid at these times. tBL. Notes: <sup>t</sup>WTR controls the WRITE-to -READ delay to the same device and starts after The BC4 OTF setting is activated by MR0[1:0] = 01 and A 12 = 0 during the WRITE command at T0 and the READ command 4. 3. DI n = data-in for column n. BC4, RL = 5 (AL = 0, CL = 5), WL = 5 (AL = 0, CWL = 5). #### **DQ INPUT TIMING** Figure 76 shows the strobe to clock timing during a WRITE. DQSx, DQSx\ must transition within 0.25\text{tCK} of the clock transitions as limited by \text{!DQSS}. All data and data mask setup and hold timings are measured relative to the DQSx, DQSx\ crossings, not the clock crossing. The WRITE preamble and postamble are also shown. One clock prior to data input to the SDRAM, DQSx must be HIGH and DQSx\ must be LOW. Then for a half clock, DQSx is driven LOW (DQSx\ is driven HIGH) during the WRITE preamble. <sup>†</sup>WPRE, likewise, DQSx must be kept LOW by the memory controller after the last data is written to the SDRAM during the WRITE postamble, twPST. Data setup and hold times are shown in Figure 86. All setup and hold times are measured from the crossing points of DQSx and DQSx\. These setup and hold values pertain to data input and data mask input. Additionally, the half period of the data input strobe is specified by ${}^t DQSH$ and ${}^t DQSL.$ #### **PRECHARGE** Input A10 determines whether one bank or all banks are to be PRECHARGED and in the case where only one bank is to be precharged, inputs BA[2:0] select the array BANK. When all banks are to be PRECHARGED, inputs BA[2:0] are treated as "Don't Care". After a bank is PRECHARGED, it is in the IDLE State and must be ACTIVATED prior to any READ or WRITE commands being issued. #### **SELF REFRESH** The SELF REFRESH command is initiated like a REFRESH command except CKE is LOW. The DLL is automatically disabled upon entering SELF REFRESH and is automatically enabled and reset upon exiting SELF REFRESH. All power supply inputs (including VREFCA and VREFDQ) must be maintained at valid levels upon entry/exit and during SELF REFRESH mode operation. VREFDQ may float or not drive VDDQ/2 while in the SELF REFRESH mode under certain conditions: - Vss<VREFDQ<VDD is maintained</li> - VREFDQ is valid and stable prior to CKE going back HIGH - The first WRITE operation may not occur earlier than 512 clocks after VREFDQ is valid - All other SELF REFRESH mode exit timing requirements are met The SDRAM must be idle with all BANKS in the PRECHARGE state (tRP is satisfied and no bursts are in progress) before a SELF REFRESH entry command can be issued. ODT must also be turned off before SELF REFRESH entry by registering the ODT ball LOW prior to the SELF REFRESH entry command (see "On-Die Termination (ODT) for timing requirements). If RTT\_NOM and RTT\_WR are disabled in the mode registers, ODT can be a "Don't Care". After the SELF REFRESH entry command is registered, CKE must be held LOW to keep the SDRAM in SELF REFRESH mode. After the SDRAM has entered SELF REFRESH mode, all external control signals, except CKE and RESET\, become "Don't Care". The SDRAM initiates a minimum of one REFRESH command internally within the <sup>t</sup>CKE period when it enters SELF REFRESH mode. The requirements for entering and exiting SELF REFRESH mode depend on the state of the clock during SELF REFRESH mode. First and foremost, the clock must be stable (meeting \(^1\)CK specifications) when SELF REFRESH mode is entered. If the clock remains stable and the frequency in not altered while in SELF REFRESH mode, then the SDRAM is allowed to exit SELF REFRESH after \(^1\)CKESR is satisfied (CKE is allowed to transition HIGH \(^1\)CKESR later than when CKE was registered LOW). Since the clock remains stable in SELF REFRESH mode (no frequency change), \(^1\)CKSRE and \(^1\)CKSRX are not required. However, if the clock is altered during SELF REFRESH mode, then \(^1\)CKSRE and \(^1\)CKSRX must be satisfied. When entering SELF REFRESH, \(^1\)CKSRE must be satisfied prior to registering CKE HIGH. When CKE is HIGH during SELF REFRESH exit, NOP or DES must be issued for <sup>†</sup>XS time. <sup>†</sup>XS is required for the completion of any internal REFRESH that is already in progress and must be satisfied before a valid command not requiring a locked DLL can be issued to the device. <sup>†</sup>XS is also the earliest time that a SELF REFRESH re-entry may occur (see Figure 87). Before a command requiring a locked DLL can be applied, a ZQCL command must be issued. <sup>†</sup>ZQOPER timing must be met and <sup>†</sup>XSDLL must be satisfied. ODT must be off during <sup>†</sup>XSDLL. #### Notes: - 1. The clock must be valid and stable meeting <sup>t</sup>CK specifications at least <sup>t</sup>CKSRE after entering self refresh mode, and at least <sup>t</sup>CKSRX prior to exiting self refresh mode, if the clock is stopped or altered between states Ta0 and Tb0. If the clock remains valid and unchanged from entry and during self refresh mode, then <sup>t</sup>CKSRE and <sup>t</sup>CKSRX do not apply; however, <sup>t</sup>CKESR must be satisfied prior to exiting at SRX. - 2. ODT must be disabled and RTT off prior to entering self refresh at state T1. If both RTT\_NOM and RTT\_WR are disabled in the mode registers, ODT can be a "Don't Care." - 3. Self refresh entry (SRE) is synchronous via a REFRESH command with CKE LOW. - 4. A NOP or DES command is required at T2 after the SRE command is issued prior to the inputs becoming "Don't Care." - 5. NOP or DES commands are required prior to exiting self refresh mode until state Te0. - 6. <sup>t</sup>XS is required before any commands not requiring a locked DLL. - 7. <sup>t</sup>XSDLL is required before any commands requiring a locked DLL. - The device must be in the all banks idle state prior to entering self refresh mode. For example, all banks must be precharged, <sup>1</sup>RP must be met, and no data bursts can be in progress. - Self refresh exit is asynchronous; however, <sup>t</sup>XS and <sup>t</sup>XSDLL timings start at the first rising clock edge where CKE HIGH satisfies <sup>t</sup>ISXR at Tc1.<sup>t</sup>CKSRX timing is also measured so that <sup>t</sup>ISXR is satisfied at Tc1. #### **EXTENDED TEMPERATURE USAGE** LOGIC Devices, Inc iMOD DDR3 SDRAM module supports the optional extended temperature range up to $\leq$ 95°C while supporting SELF REFRESH/AUTO REFRESH and support TA temperatures >95°C $\leq$ 125°C with MANUAL REFRESH only. When using SELF REFRESH/AUTO REFRESH and the ambient temperature is >85°C, SRT and ASR options must be used. The extended range temperature range SDRAM must be REFRESHED externally at 2X anytime the ambient temperature is >85°C. The external REFRESHING requirement is accomplished by reducing the REFRESH PERIOD from 64ms to 32ms. SELF REFRESH mode requires the use of ASR or SRT to support the extended temperature. | TABLE 63: SELF REFRESH TEMPERATURE AND AUTO SELF REFRESH DESCRIPTION | | | | | | |----------------------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Field | MR2 Bits | Description | | | | | Self Refresh T | Self Refresh Temperature (SRT) | | | | | | SRT | 7 | If ASR is disabled (MR2[6]=0), SRT must be programmed to indicate <sup>t</sup> OPER during SELF REFRESH; * MR2[7] = 0: Normal operating temperature range (0°C to ≤ 85°C) * MR2[7] = 1: Extended operating temperature range (>85°C to ≤ 105°C) If ASR is enabled (MR2[7]=1), SRT must be set to 0, even if the extended temperature range is supported. *MR2[7]=0: SRT is disabled. | | | | | Auto Self Refr | resh (ASR) | | | | | | ASR | 6 | When ASR is enabled, the SDRAM automatically provides SELF REFRESH power management functions, (refresh rate for all supported operating temperature values) *MR2[6]=1: ASR is enabled (M7 must = 0) | | | | | | | When ASR is not enabled, the SRT bit must be programmed to indicate <sup>t</sup> OPER during SELF REFRESH operation. *MR2[6]=0: ASR is disabled, must use manual SELF REFRESH (SRT) | | | | | Table 64: SELF REFRESH Mode Summary | | | | | | |-------------------------------------|--------|---------------------------------------------------------------------------|----------------------------------------|--|--| | MR2[6] | MR2[7] | | <b>Permitted Operating Temperature</b> | | | | (ASR) | (SRT) | SELF REFRESH Operation | Range for Self Refresh Mode | | | | 0 | 0 | SELF REFRESH Mode is supported in the normal temperature range. | Normal (0°C to 85°C) | | | | 0 | 1 | SELF REFRESH Mode is supported in normal and extended (≤ 95°C MAX) | Normal and extended (0°C to 95°C) | | | | | | temperature ranges; When SRT is enabled, it increases self refresh power | | | | | | | consumption. | | | | | 1 | 0 | Self refresh mode is supported in normal and extended temperature ranges; | Normal and extended (0°C to 95°C) | | | | | | Self refresh power consumption may be temperature-dependent. | | | | | 1 | 1 | Illegal. | | | | #### **POWER-DOWN MODE** Power-down is synchronously entered when CKE is registered LOW coincident with a NOP or DES command. CKE is not allowed to go LOW while either an MRS, MPR, ZQCAL, READ or WRITE operation is in progress. CKE is allowed to go LOW while any of the other legal operations are in progress. However, the POWER-DOWN IDD specifications are not applicable until such operations have been completed. Depending on the previous SDRAM state and the command issued prior to CKE going LOW, certain timing constraints must be satisfied (as noted in Table 65). Timing diagrams detailing the different POWER-DOWN mode entry and exits are shown in Figure 88 through Figure 97. | TABLE 65: COMMAND TO POWER-DOWN ENTRY PARAMETERS | | | | | | |--------------------------------------------------|--------------------------------------------|----------------------|-----------------------------------------------------------|-----------|--| | SDRAM<br>Status | Last Command prior to CKE Low <sup>1</sup> | Parameter (MIN) | Parameter Value | Figure | | | Idle or Active | ACTIVATE | <sup>†</sup> ACTPDEN | 1 <sup>t</sup> CK | Figure 95 | | | Idle or Active | PRECHARGE | <sup>t</sup> PRPDEN | 1 <sup>†</sup> CK | Figure 96 | | | Active | READ or READAP | <sup>†</sup> RDPDEN | $RL = 4^{\dagger}CK + 1^{\dagger}CK$ | Figure 91 | | | Active | WRITE: BL8OTF, BL8MRS, BC4OTF | <sup>t</sup> WRPDEN | WL + 4 <sup>†</sup> CK + <sup>†</sup> WR/ <sup>†</sup> CK | Figure 92 | | | Active | WRITE: BC4MRS | | WL + 2 <sup>†</sup> CK + <sup>†</sup> WR/ <sup>†</sup> CK | Figure 92 | | | Active | WRITEAP: BL8OTF, BL8MRS, BC4OTF | <sup>t</sup> WRAPDEN | WL + 4 <sup>†</sup> CK + WR + 1 <sup>†</sup> CK | Figure 93 | | | Active | WRITEAP: BC4MRS | | WL + 2 <sup>†</sup> CK + WR + 1 <sup>†</sup> CK | Figure 93 | | | ldle | REFRESH | <sup>†</sup> REFPDEN | 1 <sup>t</sup> CK | Figure 94 | | | POWER-DOWN | REFRESH | <sup>†</sup> XPDLL | Greater of 10 <sup>t</sup> CK or 24ns | Figure 98 | | | ldle | MODE REGISTER SET | <sup>†</sup> MRSPDEN | <sup>t</sup> MOD | Figure 97 | | Entering POWER-DOWN mode disables the input and output buffers, excluding CK, CK\, ODT, CKE and RESET\. NOP or DES commands are required until <sup>t</sup>CPDED has been satisfied, at which time all specified input/output buffers will be disabled. The DLL should be in a locked state when POWER-DOWN is entered for the fastest mode timing. If the DLL is not locked during the POWER-DOWN entry, the DLL must be reset after exiting POWER-DOWN for proper READ operation as well as synchronous ODT operation. During POWER-DOWN entry, if any bank remains open after all in-progress commands are complete, the SDRAM will be in ACTIVE POWER-DOWN. If all banks are closed after all in-progress commands are complete, the SDRAM will be in PRECHARGE POWER-DOWN mode or fast EXIT mode. When entering PRECHARGE POWER-DOWN, the DLL is turned off in slow exit mode or kept on in fast EXIT mode. The DLL remains on when entering ACTIVE POWER-DOWN as well. ODT has special timing constraints when slow EXIT mode, PRECHARGE POWER-DOWN is enabled and entered. Refer to "Asynchronous ODT Mode" for detailed ODT usage requirements in slow EXIT mode PRECHARGE POWER-DOWN. A summary of the two POWER-DOWN modes is listed in Table 66. While in either POWER-DOWN state, CKE is held LOW, RESET\ is held HIGH, and a stable clock signal must be maintained. ODT must be in a valid state but all other input signals are a "Don't Care". If RESET\ goes LOW during POWER-DOWN, the SDRAM will switch out of POWER-DOWN and go into the RESET state. After CKE is registered LOW, CKE must remain LOW until <sup>†</sup>PD (MIN) has been satisfied. The maximum time allowed for POWER-DOWN duration is <sup>†</sup>PD (MAX) (9 x tREFI). The POWER-DOWN states are synchronously exited when CKE is registered HIGH (with a required NOP or DES command). CKE must be maintained HIGH until <sup>1</sup>CKE has been satisfied. A valid, executable command may be applied after POWER-DOWN EXIT LATENCY, <sup>1</sup>XP, <sup>1</sup>XPDLL have been satisfied. A summary of the POWER-DOWN modes is listed in Table 66. | TABLE 66: POWER-DOWN Modes | | | | | | |----------------------------------|--------------|-----------|-----------------|-----------------------------------------------------------------------------------------------------------|--| | SDRAM State | MR1[12] | DLL State | POWER-DOWN exit | Relevant Parameters | | | ACTIVE (any bank open) | "Don't Care" | ON | FAST | <sup>t</sup> XP to any other valid COMMAND | | | | 1 | ON | FAST | <sup>t</sup> XP to any other valid COMMAND | | | PRECHARGE (all banks PRECHARGED) | 0 | OFF | SLOW | tXDLL to COMMANDS that require the DLL to be locked (READ, RDAP, ODT ON). tXP to any other valid COMMAND. | | #### **RESET** The RESET signal (RESET\) is an asynchronous signal that triggers any time it drops LOW and there are no restrictions about when it can go LOW. After RESET\ is driven LOW, it must remain LOW for 100ns. During this time, the outputs are disabled, ODT (RTT) turns off (HIGH-Z) and the DDR3 SDRAM resets itself. CKE should be brought LOW prior to RESET\ being driven HIGH. After RESET\ goes HIGH, the SDRAM must be re-initialized as though a normal power up were executed (see Figure 99). All refresh counters on the SDRAM are RESET and data stored in the SDRAM is assumed unknown after RESET\ has been driven LOW. #### **ON-DIE TERMINATION (ODT)** ODT is a feature that enables the SDRAM to enable/disable on-die termination resistance for each DQ, LDQSx, LDQSx\, UDQSx, UDQSx\ LDMx and UDMx for the four words contained in LDI's DDR3 iMOD. The ODT feature is designed to improve signal integrity of the memory array/sub-system by enabling the DDR3 memory controller to independently turn on or off the SDRAMS internal termination resistance for any grouping of SDRAM devices. The ODT feature is not supported during DLL disable mode. A simple functional representation of the SDRAM ODT feature is shown in Figure 100. The switch is enabled by the internal ODT control logic, which uses the external ODT ball and other control information. # FIGURE 100 - ON-DIE TERMINATION To other circuitry such as RCV, Switch DQ, DQS, DQS#, DM #### **FUNCTIONAL REPRESENTATION OF ODT** The value of RTT (ODT termination value) is determined by the settings of several mode register bits (see Table 70). The ODT ball is ignored while in SELF REFRESH mode (must be turned off prior to SELF REFRESH entry) or if mode registers MR1 and MR2 are programmed to disable ODT. ODT is comprised of nominal ODT and dynamic ODT modes and either of these can function in synchronous or asynchronous modes (when the DLL is off during PRECHARGE POWER-DOWN or when the DLL is synchronizing). Nominal ODT is the base termination and is used in any allowable ODT state. Dynamic ODT is applied only during WRITEs and provides OTF switching from no RTT or RTT\_NOM to RTT\_WR. The actual effective termination, RTT\_EFF may be different from the RTT targeted due to nonlinearity of the termination. For RTT\_EFF values and calculations, see "ODT Characteristics". #### **NOMINAL ODT** ODT (NOM) is the base termination resistance for each applicable ball, enabled or disabled via MR1[9,6,2] (see Figure 46), and it is turned on or off via the ODT ball. | TABLE 67: POWER-DOWN Modes | | | | | | |----------------------------|---------|---------------------------------|-------------------------------------|-------|--| | MR1[9,6,2] | ODT Pin | SDRAM Termination State | SDRAM State | Notes | | | 000 | 0 | RTT_NOM disabled, ODT OFF | Any valid | 1,2 | | | 000 | 1 | RTT_NOM disabled, ODT ON | Any valid except SELF REFRESH, READ | 1,3 | | | 000-101 | 0 | RTT_NOM enabled, ODT OFF | Any valid | 1,2 | | | 000-101 | 1 | RTT_NOM enabled, ODT ON | Any valid except SELF REFRESH, READ | 1,3 | | | 110 and 111 | X | RTT_NOM reserved, ODT ON or OFF | Illegal | | | #### NOTES: - 1. Assumes dynamic ODT is disabled. - ODT is enabled and active during most WRITES for proper termination, but it is not illegal to have it off during WRITES. - ODT must be disabled during READs. The RTT\_NOM value is restricted during WRITES. Dynamic ODT is applicable if enabled. #### **NOMINAL ODT** Nominal ODT resistance RTT\_NOM is defined by MR1[9,6,2], as shown in Figure 46. The RTT\_NOM termination value applies to the output pins previously mentioned. DDR3 SDRAM iMODs support multiple RTT\_NOM values based on RZQ/n where n can be 2,4,6,8 or 12 and RZQ is $240\Omega\pm1\%$ . RTT\_NOM termination is allowed any time after the SDRAM is initialized, calibrated and not performing READ accesses or when it is not in SELF REFRESH mode. WRITE access uses RTT\_NOM id dynamic ODT (RTT\_WR) is disabled. If RTT\_NOM is used during WRITEs, only RZQ/2, RZQ/4 and RZQ/6 are allowed (see Table 66). ODT timings are summarized in Table 68, as well as, listed in Table 47. Examples of nominal ODT timing are shown in conjunction with the synchronous mode of operation in "Synchronous ODT Mode". | Table 68: | ODT PARAMETER | | | | | |--------------------|----------------------------------------------|----------------------------------|---------------------------|-------------------------------------------|-----------------| | | | | | Definition for | | | Symbol | Description | Begins at | Defined to | All DDR3 bins | Units | | ODTL ON | ODT synchronous turn on delay | ODT registered HIGH | RTT_ON ± <sup>t</sup> AON | CWL + AL - 2 | <sup>t</sup> CK | | ODTL OFF | ODT synchronous turn off delay | ODT registered HIGH | RTT_ON ± <sup>t</sup> AOF | CWL + AL - 2 | <sup>t</sup> CK | | <sup>t</sup> AONPD | ODT asynchronous on delay | ODT registered HIGH | RTT_ON | 1-9 | ns | | †AOFFPD | ODT asynchronous on delay | ODT registered HIGH | RTT_OFF | 1-9 | ns | | ODTH4 | ODT minimum HIGH time after ODT assertion | ODT registered HIGH or WRITE | ODT registered LOW | 4 <sup>t</sup> CK | <sup>t</sup> CK | | | or WRITE (BC4) | registration with ODT HIGH | | | | | ODTH8 | ODT minimum HIGH time after WRITE (BL8) | WRITE registration with ODT HIGH | ODT registered LOW | 6 <sup>t</sup> CK | <sup>t</sup> CK | | †AON | ODT turn-on relative to ODTL on completion | Completion of ODTL on | RTT_ON | See Table 47 | ps | | <sup>t</sup> AOF | ODT turn-off relative to ODTL off completion | Completion of ODTL off | RTT_OFF | 0.5 <sup>t</sup> CK ± 0.2 <sup>t</sup> CK | <sup>t</sup> CK | #### **DYNAMIC ODT** In certain applications, to further enhance signal integrity on the data bus, it is desirable that the termination strength, be changed without issuing an MRS command, essentially changing the ODT termination resistance on-the-fly. With dynamic ODT (RTT\_WR) enabled, the SDRAM switches from nominal ODT (RTT\_NOM) to dynamic ODT when beginning a WRITE burst and subsequently switches back to nominal ODT at the completion of the WRITE burst sequence. This requirement and the supporting DYNAMIC ODT feature of the DDR3 SDRAM makes it feasible and is described in further detail below: #### **DYNAMIC ODT FUNCTIONAL DESCRIPTION:** The dynamic ODT mode is enabled if either MR2[9] or mR2[10] is set to "1". Dynamic ODT is not supported during DLL disable mode, so RTT\_WR must be disabled. The dynamic ODT function is described, as follows: - Two RTT values are available RTT\_NOM and RTT\_WR: - The value of RTT\_NOM is preselected via MR1[9,6,2] - The value for RTT\_WR is preselected via MR2[10,9] - During SDRAM operations without READ or WRITE commands, the termination is controlled as follows: - Termination ON/OFF timing is controlled via the ODT ball and LATENCIES ODTI on and ODTL off - Nominal termination strength RTT\_NOM is used - When a WRITE command (WR, WRAP, WRS4, WRS8, WRAPS4, WRAPS8) is registered and if dynamic ODT is enabled, the ODT termination is controlled as follows: - $\bullet \ A \ latency \ of \ ODTLCNW \ after \ the \ WRITE \ command: \ termination \ strength \ RTT\_NOM \ switches \ to \ RTT\_WR$ - A Latency of ODTLCWN8 (for BL8, fixed or OTF) or ODTLCWN4 (for BC4, fixed or OTF) after the WRITE command: termination strength RTT\_WR switches back to RTT\_NOM - ON/OFF termination timing is controlled via the ODT ball and determined by ODTL on, ODTL off, ODTH4 and ODTH8. - During the <sup>t</sup>ADC transition window, the value of RTT is undefined ODT is constrained during WRITEs and when dynamic ODT is enabled (see Table 69). | TABLE 69 | Table 69: DYNAMIC ODT Specific Parameters | | | | | | |----------------------|-------------------------------------------|---------------------|-------------------------------------|-------------------------------------------|-----------------|--| | | | | | Definition for | | | | Symbol | Description | Begins at | Defined to | All DDR3 bins | Units | | | ODTL | Change from RTT_NOM to RTT_WR | WRITE registration | RTT switched from RTT_NOM to RTT_WR | WL - 2 | <sup>t</sup> CK | | | ODTL <sub>CWN4</sub> | Change from RTT_WR to RTT_NOM (BC4) | WRITE registration | RTT switched from RTT_WR to RTT_NOM | 4 <sup>t</sup> CK + ODTL OFF | <sup>t</sup> CK | | | ODTL <sub>CWN8</sub> | Change from RTT_WR to RTT_NOM (BL8) | WRITE registration | RTT switched from RTT_WR to RTT_NOM | 6 <sup>t</sup> CK + ODTL OFF | <sup>t</sup> CK | | | <sup>t</sup> ADC | RTT change skew | ODTL <sub>cnw</sub> | RTT trans complete | 0.5 <sup>t</sup> CK ± 0.2 <sup>t</sup> CK | <sup>t</sup> CK | | | TABLE 7 | TABLE 70: MODE REGISTERS FOR RTT_NOM | | | | | | |---------|--------------------------------------|----|---------------|---------------|--------------------------|--| | М | R1(RTT_NO | M) | | | | | | М9 | M6 | M2 | RTT_NOM (RZQ) | RTT_NOM(Ohms) | RTT_NOM Mode Restriction | | | 0 | 0 | 0 | Off | Off | n/a | | | 0 | 0 | 1 | RZQ/4 | 60 | SELF REFRESH | | | 0 | 1 | 0 | RZQ/2 | 120 | | | | 0 | 1 | 1 | RZQ/6 | 40 | | | | 1 | 0 | 0 | RZQ/12 | 20 | SELF REFRESH, WRITE | | | 1 | 0 | 1 | RZQ/8 | 30 | | | | 1 | 1 | 0 | Reserved | Reserved | n/a | | | 1 | 1 | 1 | Reserved | Reserved | n/a | | | TABLE 71: | Table 71: MODE REGISTERS FOR RTT_WR | | | | | | |-----------|-------------------------------------|------------------------|---------------------------|--|--|--| | MR1(F | RTT_NOM) | | | | | | | M10 | M2 | Rπ_NOM (RZQ) | RTT_NOM(Ohms) | | | | | 0 | 0 | Dynamic ODT OFF: WRITE | E does not affect RTT_NOM | | | | | 0 | 1 | RZQ/4 | 60 | | | | | 1 | 0 | RZQ/2 | 120 | | | | | 1 | 1 | Reserved | Reserved | | | | | n/a | n/a | n/a | n/a | | | | | n/a | n/a | n/a | n/a | | | | | n/a | n/a | n/a | n/a | | | | | n/a | n/a | n/a | n/a | | | | | TABLE 72: TIMING DIAGRAMS FOR DYNAMIC ODT | | | | |-------------------------------------------|--------------------------------------------------------------------------------|--|--| | Figure | Title | | | | Figure 101 | Dynamic ODT: ODT asserted before and after the WRITE, BC4 | | | | Figure 102 | Dynamic ODT: Without WRITE command | | | | Figure 103 | Dynamic ODT: ODT pin asserted together with WRITE command for 6 CK cycles, BL8 | | | | Figure 104 | Dynamic ODT: ODT pin asserted with WRITE command for 6 CK cycles, BC4 | | | | Figure 105 | Dynamic ODT: ODT pin asserted with WRITE command for 4 CK cycles, BC4 | | | #### **SYNCHRONOUS ODT MODE** Synchronous ODT is selected whenever the DLL is turned on and locked while $R\tau\tau_NOM$ or $R\tau\tau_WR$ is enabled. Based on the POWER-DOWN definition, these modes are: - Any bank ACTIVE with CKE HIGH - REFRESH mode with CKE HIGH - DLE mode with CKE HIGH - ACTIVE POWER-DOWN mode (regardless of MR0[12]) - PRECHARGE POWER-DOWN mode if DLL is enabled during PRECHARGE POWER-DOWN by MR0[12] #### **ODT LATENCY AND POSTED ODT** In synchronous ODT mode, RTT turns on ODTL on clock cycles after ODT is sampled HIGH by a rising clock edge and turns off ODTL off clock cycles after ODT is registered LOW by a rising clock edge. The actual on/off times varies by †AON and †AOF around each clock edge (see Table 73). The ODT LATENCY is tied to the WRITE LATENCY (WL) by ODTL on =WL-2 and ODTL off = WL-2. Since WRITE LATENCY is made up of CAS WRITE LATENCY (CWL) and ADDITIVE LATENCY (AL), the AL value programmed into the mode register MR1[4,3], also applies to the ODT signal. The SDRAM's internal ODT signal is delayed a number of clock cycles defined by the AL relative to the external ODT signal. Thus, ODTL on = CWL + AL – 2 and ODTL off = CWL + AL – 2. #### **SYNCHRONOUS ODT TIMING PARAMETERS** Synchronous ODT mode uses the following timing parameters: ODTL on, ODTL off, ODTH4, ODTH8, <sup>†</sup>AON and <sup>†</sup>AOF (see Table 73 and Figure 106). The minimum RTT turn-on time (<sup>†</sup>AON [MIN]) is the point at which the device leaves HIGH-A and ODT resistance begins to turn on. Maximum RTT turn-on time (<sup>†</sup>AON [MAX]) is the point at which ODT resistance is fully on. Both are measured relative to ODTL on. The minimum RTT turn-off time (<sup>†</sup>AOF [min]) is the point at which the device starts to turn-off ODT resistance. Maximum RTT turn-off time (<sup>†</sup>AOF [MAX]) is the point at which ODT has reached HIGH-Z. Both are measured from ODTL off. When ODT is asserted, it must remain HIGH until ODTH4 is satisfied. If a WRITE command is registered by the SDRAM with ODT HIGH, then ODT must remain HIGH until ODTH4 (BC4) or ODTH8 (BL8) after the WRITE command (see Figure 107). ODTH4 and ODTH8 are measured from ODT registered HIGH to ODT registered LOW or from the registration of a WRITE command until ODT is registered LOW. | Table 7 | Table 73: SYNCHRONOUS ODT Parameters | | | | | |------------------|--------------------------------------|----------------------------------|---------------------------|-------------------------------------------|-----------------| | Symbol | Description | Begins at | Defined to | Definition for<br>All DDR3 bins | Units | | ODTL ON | ODT synchronous TURN-ON delay | ODT registered HIGH | RTT_ON ± <sup>†</sup> AON | CWL + AL - 2 | <sup>t</sup> CK | | ODTL OFF | ODT synchronous TURN-OFF delay | ODT registered HIGH | RTT_OFF ± tAOF | CWL + AL - 2 | tCK | | ODTH4 | ODT Minimum HIGH time after ODT | ODT registered HIGH, or WRITE | ODT registered LOW | 4 <sup>t</sup> cK | †CK | | | assertion or WRITE (BC4) | registration with ODT HIGH | | | | | ODTH8 | ODT Minimum HIGH time after | WRITE registration with ODT HIGH | ODT registered LOW | 6 <sup>t</sup> cK | tCK | | | WRITE (BL8) | | | | | | <sup>t</sup> AON | ODT TURN-ON relative to ODTL on | Completion of ODTL on | RTT_ON | See Table 47 | ps | | | completion | | | | | | †AOF | ODT TURN-OFF relative to ODTL off | Completion of ODTL off | RTT_OFF | 0.5 <sup>t</sup> cK ± 0.2 <sup>t</sup> cK | <sup>t</sup> CK | | | completion | | | | | #### **ODT OFF DURING READS** As the DDR3 SDRAM cannot terminate and drive at the same time, RTT must be disabled at least one-half clock cycle before the READ preamble by driving the ODT ball LOW. RTT may not be enabled until the end of the postamble as shown in Figure 108. #### **ASYNCHRONOUS ODT MODE** Asynchronous ODT mode is available when the SDRAM runs in DLL ON mode and when either RTT\_NOM or RTT\_WR is enabled; however, the DLL is temporarily turned off in PRECHARGED POWER-DOWN standby via MR0[12]. Additionally, ODT operates asynchronously when the DLL is synchronizing after being RESET. See "POWER-DOWN MODE" for definition and guidance over POWER-DOWN details. In asynchronous ODT timing mode, the internal ODT command is not delayed by AL relative to the external ODT command. In asynchronous ODT mode, ODT controls RTT by analog time. The timing parameters <sup>†</sup>AONPD and <sup>†</sup>AOFPD (see Table 74) replace ODTL on/<sup>†</sup>AON and ODTL off/<sup>†</sup>AOF respectively, when ODT operates asynchronously (see Figure 109). The minimum RTT turn-on time (tAONPD [MIN]) is the point at which the device termination circuit leaves HIGH-Z and ODT resistance begins to turn-on. Maximum RTT turn-on time (tAONPD [MAX]) is the point at which ODT resistance is fully on. tAONPD (MIN) and tAONPD (MAX) are measured from ODT being sampled HIGH. The minimum RTT turn-off time (†AOFPD [MIN]) is the point at which the device termination circuit starts to turn off ODT resistance. Maximum RTT turn-off time (†AOFPD [MAX]) is the point at which ODT has reached HIGH-Z. †AOFPD (MIN) and †AOFPD (MAX) are measured from ODT being sampled LOW. | Table 74: AS | TABLE 74: ASYNCHRONOUS ODT TIMING PARAMETERS FOR ALL SPEED BINS | | | | | |--------------------------------|-----------------------------------------------------------------|-----|-----|-------|--| | Symbol | Description | MIN | MAX | Units | | | <sup>t</sup> AON <sub>PD</sub> | Asynchronous RTT TURN-ON delay (POWER-DOWN with DLL off) | 2 | 8.5 | ns | | | <sup>t</sup> AOF <sub>PD</sub> | Asynchronous RTT TURN-OFF delay (POWER-DOWN with DLL off) | 2 | 8.5 | ns | | #### SYNCHRONOUS TO ASYNCHRONOUS ODT MODE TRANSITION (POWER-DOWN ENTRY) There is a transition period around POWER-DOWN ENTRY (PDE) where the SDRAM's ODT may exhibit either synchronous or asynchronous behavior. This transition period occurs if the DLL is selected to be off when in PRECHARGE POWER-DOWN mode by the setting of MR0[12] = 0. POWER-DOWN entry begins <sup>†</sup>ANPD prior to CKE first being registered LOW and it ends when CLE is first registered LOW. <sup>†</sup>ANPD is equal to the greater of ODTL off + 1<sup>†</sup>CK or ODTL on + 1<sup>†</sup>CK. If a REFRESH command has been issued, and it is in progress when CKE goes LOW, POWER-DOWN entry will end <sup>†</sup>RFC after the REFRESH command rather than when CKE is first registered LOW. POWER-DOWN ENTRY will then become the greater of <sup>†</sup>ANPD and <sup>†</sup>RFC – REFRESH command to CKE registered LOW. ODT assertion during POWER-DOWN ENTRY results in an RTT change as early as the lesser of $^tAONPD$ (MIN) and ODTL on x $^tCK$ + $^tAON$ (MIN) or as late as the greater of $^tAONPD$ (MAX) and ODTL on x $^tCK$ + $^tAON$ (MAX). ODT de-assertion during POWER-DOWN ENTRY may result in an RTT change as early as the lesser of $^tAOPPD$ (MIN) and ODTL off x $^tCK$ + $^tAOF$ (MIN) or as late as the greater of $^tAOPPD$ (MAX) and ODTL off x $^tCK$ + $^tAOF$ (MAX). Table 75 summarizes these parameters. If the AL has a large value, the uncertainty of the state of RTT becomes quite large. This is because ODTL on and ODTL off are derived from the WL and WL is equal to CWL + AL. Figure 110 shows three different cases; - ODT A: Synchronous behavior before <sup>t</sup>ANPD - ODT\_B: ODT state changes during the transition period with <sup>†</sup>AONPD (MIN) less than ODTL on x <sup>†</sup>CK + <sup>†</sup>AON (MIN) and <sup>†</sup>AONPD (MAX) greater than ODTL on x <sup>†</sup>CK + <sup>†</sup>AON (MAX) - ODT\_C: ODT state changes after the transition period with asynchronous behavior | TABLE 75: ODT PARAMETERS FOR POWER-DOWN (DLL OFF) ENTRY AND EXIT TRANSITION PERIOD | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|--|--| | Description | MIN | MAX | | | | POWER-DOWN entry transition period (POWER-DOWN entry) Greater of: <sup>†</sup> AN <sub>PD</sub> or <sup>†</sup> RFC - REFRESH to CKE LOW | | | | | | POWER-DOWN entry transition (POWER-DOWN exit) | <sup>t</sup> AN <sub>PD +</sub> <sup>t</sup> XPDLL | | | | | ODT to RTT TURN-ON delay (ODTL on = WL - 2) | Lesser of: <sup>t</sup> AN <sub>PD</sub> (MIN) [1ns] or | Lesser of: <sup>t</sup> AN <sub>PD</sub> (MIN) [1ns] or | | | | | ODL on x <sup>t</sup> CK + <sup>t</sup> AON (MIN) | ODL on x <sup>t</sup> CK + <sup>t</sup> AON (MIN) | | | | ODT to RTT TURN-OFF delay (ODTL off = WL - 2) | Lesser of: <sup>t</sup> AOF <sub>PD</sub> (MIN) [1ns] or | Lesser of: <sup>t</sup> AOF <sub>PD</sub> (MIN) [1ns] or | | | | | ODL off x <sup>t</sup> CK + <sup>t</sup> AOF (MIN) | ODL off x <sup>t</sup> CK + <sup>t</sup> AOF (MIN) | | | | <sup>t</sup> AN <sub>PD</sub> | WL - 1 (Greater of ODTL off + 1 or ODTL on + 1) | | | | #### ASYNCHRONOUS TO SYNCHRONOUS ODT MODE TRANSITION (POWER-DOWN EXIT) The SDRAM's ODT may exhibit either asynchronous or synchronous behavior during POWER-DOWN EXIT (PDX). This transition period occurs if the DLL is selected to be off when in PRECHARGE POWER-DOWN mode by setting MR0[12] to "0". POWER-DOWN exit begins <sup>†</sup>ANPD prior to CKE first being registered HIGH and it ends <sup>†</sup>XPDLL after CKE is first registered HIGH. <sup>†</sup>ANPD is equal to the greater of ODTL off + 1<sup>†</sup>CK or ODTL on + 1<sup>†</sup>CK. The transition period is <sup>†</sup>ANPD plus <sup>†</sup>XPDLL. ODT assertion during POWER-DOWN exit results in an RTT change as early as the lesser of $^tAONPD$ (MIN) and ODTL on x $^tCK$ + $^tAON$ (MIN) or as late as the greater of $^tAONPD$ (MAX) and ODTL on x $^tCK$ + $^tAON$ (MAX). ODT de-assertion during POWER-DOWN EXIT may result in an RTT change as early as the lesser of $^tAOPPD$ (MIN) and OFTL off x $^tCK$ + $^tAOF$ (MIN) or as late as the greater of $^tAOPPD$ (MAX) and ODTL off x $^tCK$ + $^tAOF$ (MIN). Table 75 summarizes these parameters. If the AL has a large value, the uncertainty of the RTT state becomes quite large. This is because ODTL on and ODTL off are derived from the WL, and the WL is equal to CWL + AL. Figure 111 shows three different cases. - ODT C: Asynchronous behavior before <sup>t</sup>ANPD - ODT B: ODT state changes during the transition period with <sup>t</sup>AOFPD (MIN) less than ODTL off x <sup>t</sup>CK + <sup>t</sup>AOF (MIN) and ODTL off x <sup>t</sup>CK + <sup>t</sup>AOF (MAX) greater than <sup>t</sup>AOFPD (MAX) - ODT A: ODT state changes after the transition period with synchronous response ## FIGURE 111 - ASYNCHRONOUS TO SYNCHRONOUS TRANSITION DURING PRECHARGE POWER-DOWN (DLL OFF) EXIT Notes: 1. CL = 6; AL = CL - 1; CWL = 5; ODTL off = WL - 2 = 8. ## ASYNCHRONOUS TO SYNCHRONOUS ODT MODE TRANSITION (SHORT CKE PULSE) If the time in the PRECHARGE POWER DOWN or IDLE states is very short (short CKE LOW pules), the POWER-DOWN ENTRY and POWER-DOWN EXIT transition periods will overlap. When overlap occurs, the response of the SDRAM's RTT to a change in the ODT state may be synchronous from the start of the POWER-DOWN ENTRY transition period to the end of the POWER-DOWN EXIT transition period even if the ENTRY period ends later than the EXIT period. (see Figure 112). If the time in the idle state is very short (short CKE HIGH pulse), the POWER-DOWN EXIT and POWER-DOWN ENTRY transition periods overlap. When this overlap occurs, the response of the SDRAM's RTT to a change in the ODT state may be synchronous or asynchronous from the start of the POWER-DOWN EXIT transition period to the end of the POWER-DOWN ENTRY transition period (see Figure 113). # **List of Figures** | Figure 1: | 1Gb DDR3 Part Numbers | | |------------|---------------------------------------------------------------------------|----| | Figure 2: | Simplified State Diagram | 3 | | Figure 3A: | L9D3256M32DBG2 Functional Block Diagram | 5 | | Figure 3B: | L9D3512M32DBG2 Functional Block Diagram | 6 | | Figure 4: | Pinout Top View | 7 | | Figure 5: | Mechanical Drawing | 13 | | Figure 6: | Input Signal | 29 | | Figure 7: | Overshoot Specifications | 30 | | Figure 8: | Undershoot Specifications | 30 | | Figure 9: | V <sub>IX</sub> for Differential Signals | 32 | | Figure 10: | Single-Ended Requirements for Differential Signals | 32 | | Figure 11: | Definition of Differential AC-Swing and <sup>t</sup> DVAC | 33 | | | Nominal Slew Rate Definition for Single-Ended Input Signals | | | Figure 13: | Nominal Differential Input Slew Rate Definition for DQS, DQS# and CK, CK# | 36 | | | ODT Levels and I-V Characteristics | | | Figure 15: | ODT Timing Reference Load | 39 | | Figure 16: | <sup>t</sup> AON and <sup>t</sup> AOF Definitions | 40 | | Figure 17: | <sup>†</sup> AONPD and <sup>†</sup> AOFPD Definition | 41 | | Figure 18: | <sup>t</sup> ADC Definition | 41 | | | Output Driver | | | | DQ Output Signal | | | | Differential Output Signal | | | | Reference Output Load for AC Timing and Output Slew Rate | | | | Nominal Slew Rate Definition for Single-Ended Output Signals | | | | Nominal Differential Output Slew Rate Definition for DQS, DQS# | | | | Nominal Slew Rate and tVAC for tIS (Command and Address - Clock) | | | _ | Nominal Slew Rate for <sup>1</sup> IH (Command and Address - Clock) | | | | Tangent Line for <sup>t</sup> IS (Command and Address - Clock) | | | | Tangent Line for <sup>t</sup> IH (Command and Address - Clock) | | | Figure 29: | Nominal Slew Rate and tVAC for tDS (DQ - Strobe) | 68 | | Figure 30: | Nominal Slew Rate for <sup>t</sup> DH (DQ - Strobe) | 69 | | Figure 31: | Nominal Slew Rate and tVAC for tDS (DQ - Strobe) | 70 | | | Nominal Slew Rate for 'DH (DQ-Strobe) | | | | Refresh Mode | | | | DLL Enable Mode to DLL Disable Mode | | | | DLL Disable Mode to DLL Enable Mode | | | Figure 36: | DLL Disable DQSCK Timing | | | | Change Frequency During Precharge Power-Down | 80 | | | Write Leveling Concept | | | | Write Leveling Sequence | | | | Exit Write Leveling | | | | Initialization Sequence | | | | MRS-to-MRS Command timing | | | • | MRS-to-nonMRS Command Timing (*MOD) | | | _ | Mode Register 0 (MR0) Definitions | | | | READ Latency | | | rigure 46: | Mode Register 1 (MR1) Definition | 92 | | Figure 47: | READ Latency (AL=5, CL=6) | 94 | |------------|--------------------------------------------------------------------------------|-------| | Figure 48: | Mode Register 2 (MR2) Definition | 92 | | Figure 49: | CAS Write Latency | 96 | | Figure 50: | Mode Register 3 (MR3) Definition | . 97 | | Figure 51: | Multipurpose Register (MPR) Block Diagram | 98 | | Figure 52: | MPR System Read Calibration with BL8 - Fixed Burst Order Single Readout | 101 | | Figure 53: | MPR System Read Calibration with BL8 - Fixed Burst Order, Back-to-Back Readout | . 102 | | Figure 54: | MPR System Read Calibration with BC4 - Lower Nibble, then Upper Nibble | 103 | | Figure 55: | MPR System Read Calibration with BC4 - Upper Nibble, then Lower Nibble | 104 | | Figure 56: | ZQ Calibration Timing (ZQCL and ZQCS) | 106 | | | Example - Meeting †RRD (MIN) and †RCD (MIN) | | | | Example - †FAW | | | | READ Latency | | | - | Consecutive READ Bursts (BL8) | | | | Consecutive READ Bursts (BC4) | | | | Nonconsecutive READ Bursts | | | Figure 63: | READ (BL8) to WRITE (BL8) | 112 | | Figure 64: | READ (BC4) to WRITE (BC4) OTF | . 113 | | Figure 65: | READ to PRECHARGE (BL8) | . 114 | | | READ to PRECHARGE (BC4) | | | | READ to PRECHARGE (AL=5, CL=6) | | | • | READ with Auto Precharge (AL=4, CL=6) | | | | Data Output Timing - DQSQ and Data Valid Window | | | | Data Strobe Timing - READs | | | | Method for Calculating tLZ and tHZ | | | | <sup>t</sup> RPRE Timing | | | - | ¹RPST Timing | | | | *WPRE Timing | | | | <sup>t</sup> WPST Timing | | | - | Write Burst | | | • | Consecutive WRITE (BL8) to WRITE (BL8) | | | | Consecutive WRITE (BC4) to WRITE (BC4) via MRS or OTF | | | | Nonconsecutive WRITE to WRITE | | | • | WRITE (BL8) to READ (BL8) | | | • | WRITE to RÉAD (BC4 Modé Register Setting) | | | | WRITE (BC4 OTF) to READ (BC4 OTF) | 130 | | - | WRITE (BL8) to PRECHARGE | 131 | | | WRITE (BC4 Mode Register Setting) to PRECHARGE | 131 | | | WRITE (BC4 OTF) to PRECHARGE | | | | Data Input Timing | | | Figure 87: | Self Refresh Entry/Exit Timing | 134 | | Figure 88: | Active Power-Down Entry and Exit | 137 | | | Precharge Power-Down (Fast-Exit Mode) Entry and Exit | | | Figure 90: | Precharge Power-Down (Slow-Exit Mode) Entry and Exit | 138 | | | Power-Down Entry After READ or READ with Auto Precharge (RDAP) | | | | Power-Down Entry After WRITE | | | | Power-Down Entry After WRITE with Auto Precharge (WRAP) | | | | REFRESH to Power-Down Entry | | | Figure 95: | ACTIVATE to Power-Down Entry | . 140 | | Figure 96: | PRECHARGE to Power-Down Entry | 141 | | _ | , | | | Figure 97: MR | RS Command to Power-Down Entry | 141 | |----------------|-----------------------------------------------------------------------------------|-----| | Figure 98: Pov | wer-Down Exit to Refresh to Power-Down Entry | 142 | | Figure 99: RE | SET Sequence | 143 | | Figure 100: Or | n-Die Termination | 144 | | Figure 101: Dy | ynamic ODT - ODT Asserted Before and After the WRITE, BC4 | 147 | | Figure 102: Dy | ynamic ODT - Without WRITE Command | 147 | | Figure 103: Dy | ynamic ODT - ODT Pin Asserted Together with WRITE Command for 6 Clock Cycles, BL8 | 148 | | Figure 104: Dy | ynamic ODT - ODT Pin Asserted with WRITE Command for 6 Clock Cycles, BC4 | 148 | | Figure 105: Dy | ynamic ODT - ODT Pin Asserted with WRITE Command for 4 Clock Cycles, BC4 | 149 | | Figure 106: Sy | ynchronous ODT | 150 | | Figure 107: Sy | ynchronous ODT (BC4) | 151 | | Figure 108: Ol | DT During READs | 151 | | Figure 109: As | synchronous ODT Timing with Fast ODT Transition | 152 | | Figure 110: Sy | ynchronous to Asynchronous Transition during Precharge Power-Down (DLL Off) Entry | 154 | | Figure 111: As | synchronous to Synchronous Transition during Precharge Power-Down (DLL Off) Exit | 155 | | Figure 112: Tr | ransition Period for Short CKE LOW Cycles with Entry and Exit Period Overlapping | 156 | | Figure 113: Tr | ransition Period for Short CKE HIGH Cycles with Entry and Exit Period Overlapping | 156 | | | | | # **List of Tables** | Table 1: A | Addressing | 2 | |------------|--------------------------------------------------------------------------------------------------------------------|----| | Table 2: E | Ball/Signal Location and Description | 8 | | Table 3: A | Absolute Maximum Ratings | 14 | | Table 4: I | nput/Output Capacitance | 14 | | Table 5: | Fiming Parameters for IDD Measurements - Clock Units | 15 | | Table 6: I | DDD Measurement Loop | 16 | | Table 7: I | DD1 Measurement Loop | 17 | | Table 8: I | DD Measurement Conditions for Power-Down Currents | 18 | | Table 9: I | DD2N/IDD3N Measurement Loop | 19 | | Table 10: | I <sub>DD2NT</sub> Measurement Loop | 20 | | Table 11: | I <sub>DD4R</sub> Measurement Loop | 21 | | Table 12: | I <sub>DD4W</sub> Measurement Loop | 22 | | Table 13: | I <sub>DD5B</sub> Measurement Loop | 23 | | Table 14: | I <sub>DD</sub> Measurement Loop | 24 | | | I <sub>DD7</sub> Measurement Loop | | | Table 16: | I <sub>DD</sub> Maximum Limits | 26 | | Table 17: | DC Electrical Characteristics and Operating Conditions | 27 | | Table 18: | DC Electrical Characteristics and Input Conditions | 27 | | Table 19: | Input Switching Conditions | 28 | | | Control and Address Pins | | | Table 21: | Clock, Data, Strobe, and Mask Pins | 30 | | | Differential Input Operating Conditions (CKx, CKx DQSx, and DQSx\) | | | Table 23: | Differential Input Operating conditions (†DVAC) for CKx, CKx DQSx, and DQSx\) | 33 | | | Single-Ended Input Slew Rate | | | Table 25: | Differential Input Slew Rate Definition | 36 | | | On-Die Termination DC Electrical Characteristics | | | | R <sub>TT</sub> Effective Impedances | | | | ODT Sensitivity Definition | | | | ODT Temperature & Voltage Sensitivity | | | | ODT Timing Definitions | | | | Reference Settings for ODT Timing Measurements | | | | 34 $\Omega$ Driver Impedance Characteristics | | | | 34Ω Driver Pull-Up and Pull-Down Impedance Calculations | | | | 34Ω Driver $I_{OH}/I_{OL}$ Characteristics - $V_{DD} = V_{DDQ} = 1.35V$ | | | | 34 $\Omega$ Driver I <sub>OH</sub> /I <sub>OL</sub> Characteristics - V <sub>DD</sub> = V <sub>DDQ</sub> = 1.4175V | | | | 34Ω Driver $I_{OH}/I_{OL}$ Characteristics - $V_{DD} = V_{DDQ} = 1.2825V$ | | | | 34 $\Omega$ Output Driver Sensitivity Definition | | | | 34Ω Output Driver Voltage and Temperature Sensitivity | | | | 40Ω Driver Impedance Characteristics | | | | 40 $\Omega$ Output Driver Sensitivity Definition | | | | 40Ω Output Driver Voltage and Temperature Sensitivity | | | | Single-Ended Output Driver Characteristics | | | | Differential Output Driver Characteristics | | | | Single-Ended Output Slew Rate | | | | Differential Output Slew Rate Definition | | | | Speed Bins | | | Table 47: | Electrical Characteristics and AC Operating Conditions | 52 | | | Command and Address Setup and Hold Values Referenced at 1V/ns - AC/DC Based | | | Table 49: | Derating Values for tIS/tIH - AC175/DC100-Based | 60 | |-----------|--------------------------------------------------------------------------------------------------|-----| | Table 50: | Derating Values for tIS/tIH - AC150/DC100-Based | 61 | | Table 51: | Minimum Required Time tVAC above V <sub>IH(AC)</sub> for a Valid Transition | 61 | | | Data Setup and Hold Values at 1V/ns (DQSx, DQSx\ at 2V/ns) - AC/DC Based | | | | Derating Value for tDS/tDH - AC175/DC100 - Based | | | Table 54: | Derating Value for tDS/tDH - AC150/DC100 - Based | 67 | | Table 55: | Required Time tVAC above V <sub>IH(AC)</sub> (Below V <sub>IL[AC]</sub> ) for a Valid Transition | 67 | | | Truth Table - Command | | | Table 57: | Truth Table - CKE | 73 | | Table 58: | Read Command Summary | 74 | | Table 59: | Write Command Summary | 74 | | Table 60: | Burst Order | 90 | | Table 61: | Burst Order | 99 | | Table 62: | Burst Order | 100 | | Table 63: | SELF REFRESH Temperature and AUTO SELF REFRESH Description | 135 | | | SELF REFRESH Mode Summary | 135 | | | COMMAND to POWER-DOWN Entry Parameters | 136 | | Table 66: | POWER-DOWN Modes | 136 | | Table 67: | POWER-DOWN Modes | 144 | | | ODT Parameter | 145 | | Table 69: | DYNAMIC ODT Specific Parameters | 146 | | Table 70: | MODE REGISTERS for R <sub>TT_NOM</sub> | 146 | | Table 71: | MODE REGISTERS for R <sub>TT_WR</sub> | 146 | | Table 72: | TIMING DIAGRAMS for DYNAMC ODT | 146 | | | SYNCHRONOUS ODT Parameters | 150 | | | ASYNCHRONOUS ODT Timing Parameters for all Speed Bins | 152 | | Table 75: | ODT Parameters for POWER-DOWN (DLL Off) Entry and Exit Transition Period | 153 | | REVISION HISTORY | | | | | | |------------------|----------|------------|--------------------------------------------------------------------------------------------|--|--| | Revision | Engineer | Issue Date | Description Of Change | | | | А | KHL | 01.31.2012 | INITIATE | | | | В | KHL | 03.21.2012 | Corrected the Industrial operating temperature range in Table 3 (Absolute Maximum Ratings) | | | | С | KHL | 06.12.2012 | Part Number Change. Updated Block and Pinout Diagrams. Added List of Tables and Figures | | | | D | KHL | 03.06.2013 | Updated Block and Pinout Diagrams | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | LOGIC Devices Incorporated reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. LOGIC Devices does not assume any liability arising out of the application or use of any product or circuit described herein. In no event shall any liability exceed the product purchase price. LOGIC Devices believes the information contained herein is accurate, however it is not liable for inadvertent errors. Information subject to change without notice. LOGIC Devices assumes no liability for use of its products in mission critical or life support applications. Products of LOGIC Devices are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with LOGIC Devices. Furthermore, LOGIC Devices does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user.