

# Four-Bit Single-Chip Microcontrollers with 4, 6, and 8 KB of On-Chip ROM

#### Overview

The LC662104A, LC662106A, and LC662108A are 4-bit CMOS microcontrollers that integrate on a single chip all the functions required in a special-purpose telephone controller, including ROM, RAM, I/O ports, a serial interface, a DTMF generator, timers, and interrupt functions. These microcontrollers are available in a 30-pin package.

#### **Features and Functions**

- On-chip ROM capacities of 4, 6, and 8 kilobytes, and an on-chip RAM capacity of 384 × 4 bits.
- Fully supports the LC66000 Series common instruction set (128 instructions). (The special-purpose instructions for TM1 and SI/01 are disabled.)
- I/O ports: 24 pins
- DTMF generator

  This microcontroller incorporates a circuit that can generate two sine wave outputs, DTMF output.
- 8-bit serial interface: one circuit

- Instruction cycle time: 0.95 to 10 µs (at 3.0 to 5.5 V)
- Powerful timer functions and prescalers
  - Time limit timer, event counter, pulse width measurement, and square wave output using a 12-bit timer
  - Time base function using a 12-bit prescaler.
- Powerful interrupt system with 6 interrupt factors and 6 interrupt vector locations.
  - External interrupts: 3 factors/3 vector locations
  - Internal interrupts: 3 factors/3 vector locations
- Flexible I/O functions
   Selectable options include 20-mA drive outputs, pull-up and open drain circuits.
- Optional runaway detection function (watchdog timer)
- 8-bit I/O functions
- Power saving functions using halt and hold modes.
- Packages: DIP30SD, MFP30S
- Evaluation ICs: LC665099 (evaluation chip) + EVA86K
   ECB662500
  - LC66E2108(on-chip EPROM microcontroller)

- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein

# **Package Dimensions**

unit: mm

#### 3196-DIP30SD



# unit: mm **3216-MFP30S**



| Type No.                  | No. of pins | ROM capacity           | RAM capacity | Pa                    | ckage                | Features                                                |
|---------------------------|-------------|------------------------|--------------|-----------------------|----------------------|---------------------------------------------------------|
| LC66304A/306A/308A        | 42          | 4 K/6 K/8 KB           | 512 W        | DIP42S                | QFP48E               |                                                         |
| LC66404A/406A/408A        | 42          | 4 K/6 K/8 KB           | 512 W        | DIP42S                | QFP48E               | Normal versions                                         |
| LC66506B/508B/512B/516B   | 64          | 6 K/8 K/12 K/16 KB     | 512 W        | DIP64S                | QFP64A               | 4.0 to 6.0 V/0.92 μs                                    |
| LC66354A/356A/358A        | 42          | 4 K/6 K/8 KB           | 512 W        | DIP42S                | QFP48E               |                                                         |
| LC66354S/356S/358S        | 42          | 4 K/6 K/8 KB           | 512 W        |                       | QFP44M               | Low-voltage versions<br>2.2 to 5.5 V/3.92 µs            |
| LC66556A/558A/562A/566A   | 64          | 6 K/8 K/12 K/16 KB     | 512 W        | DIP64S                | QFP64E               | 2.2 to 5.5 V/3.92 μs                                    |
| LC66354B/356B/358B        | 42          | 4 K/6 K/8 KB           | 512 W        | DIP42S                | QFP48E               | Low-voltage high-speed versions                         |
| LC66556B/558B/562B/566B   | 64          | 6 K/8 K/12 K/16 KB     | 512 W        | DIP64S                | QFP64E               | 3.0 to 5.5 V/0.92 μs                                    |
| LC66354C/356C/358C        | 42          | 4 K/6 K/8 KB           | 512 W        | DIP42S                | QFP48E               | 2.5 to 5.5 V/0.92 μs                                    |
| LC662104A/06A/08A         | 30          | 4 K/6 K/8 KB           | 384 W        | DIP30SD               | MFP30S               |                                                         |
| LC662304A/06A/08A/12A/16A | 42          | 4 K/6 K/8 K/12 K/16 KB | 512 W        | DIP42S                | QFP48E               | On-chip DTMF generator versions<br>3.0 to 5.5 V/0.95 µs |
| LC662508A/12A/16A         | 64          | 8 K/12 K/16 KB         | 512 W        | DIP64S                | QFP64E               | σ.ο το σ.ο γγο.οο μο                                    |
| LC665304A/06A/08A/12A/16A | 48          | 4 K/6 K/8 K/12 K/16 KB | 512 W        | DIP48S                | QFP48E               | Dual oscillator support<br>3.0 to 5.5 V/0.95 µs         |
| LC66E308                  | 42          | EPROM 8 KB             | 512 W        | DIC42S<br>with window | QFC48<br>with window |                                                         |
| LC66P308                  | 42          | OTPROM 8 KB            | 512 W        | DIP42S                | QFP48E               |                                                         |
| LC66E408                  | 42          | EPROM 8 KB             | 512 W        | DIC42S<br>with window | QFC48<br>with window | Window and OTP evaluation versions                      |
| LC66P408                  | 42          | OTPROM 8 KB            | 512 W        | DIP42S                | QFP48E               | 4.5 to 5.5 V/0.92 μs                                    |
| LC66E516                  | 64          | EPROM 16 KB            | 512 W        | DIC64S<br>with window | QFC64<br>with window |                                                         |
| LC66P516                  | 64          | OTPROM 16 KB           | 512 W        | DIP64S                | QFP64E               |                                                         |
| LC66E2108                 | 30          | EPROM 8 KB             | 384 W        |                       |                      |                                                         |
| LC66E2316                 | 42          | EPROM 16 KB            | 512 W        | DIC42S<br>with window | QFC48<br>with window | Window evaluation versions                              |
| LC66E2516                 | 64          | EPROM 16 KB            | 512 W        | DIC64S<br>with window | QFC64<br>with window | 4.5 to 5.5 V/0.95 μs                                    |
| LC66E5316                 | 52/48       | EPROM 16 KB            | 512 W        | DIC52S<br>with window | QFC48<br>with window |                                                         |
| LC66P2108                 | 30          | OTPROM 8 KB            | 384 W        | DIP30SD               | MFP30S               |                                                         |
| LC66P2316                 | 42          | OTPROM 16 KB           | 512 W        | DIP42S                | QFP48E               | ОТР                                                     |
| LC66P2516                 | 64          | OTPROM 16 KB           | 512 W        | DIP64S                | QFP64E               | 4.0 to 5.5 V/0.95 μs                                    |
| LC66P5316                 | 48          | OTPROM 16 KB           | 512 W        | DIP48S                | QFP48E               |                                                         |



We recommend the use of reflow-soldering techniques to solder-mount MFP packages.

Please consult with your Sanyo representative for details on process conditions if the package itself is to be directly immersed in a dip-soldering bath (dip-soldering techniques).

#### **System Block Diagram**



#### Differences between the LC663XX Series and the LC6621XX Series

| Item                                                                                                  | LC6630X Series<br>(Including the LC66599 evaluation chip)                                           | LC6635XB Series                                                                                        | LC6621XX Series                                                              |
|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| System differences • Hardware wait time (number of cycles) when hold mode is cleared                  | 65536 cycles<br>About 64 ms at 4 MHz (Tcyc = 1 μs)                                                  | 16384 cycles<br>About 16 ms at 4 MHz (Tcyc = 1 µs)                                                     | 16384 cycles<br>About 16 ms at 4 MHz (Tcyc = 1 μs)                           |
| Value of timer 0 after a reset<br>(Including the value after hold mode<br>is cleared)                 | Set to FF0.                                                                                         | Set to FFC.                                                                                            | Set to FFC.                                                                  |
| DTMF generator                                                                                        | None (Tools are handled with external devices.)                                                     | None                                                                                                   | Yes                                                                          |
| Inverter array                                                                                        | None (Tools are handled with external devices.)                                                     | None                                                                                                   | None                                                                         |
| • SIO1                                                                                                | Yes                                                                                                 | Yes                                                                                                    | None                                                                         |
| Three-value inputs/comparator inputs                                                                  | Yes                                                                                                 | Yes                                                                                                    | None                                                                         |
| Three-state output from P31     and P32                                                               | None                                                                                                | None                                                                                                   | Yes                                                                          |
| Using P0 to clear halt mode                                                                           | In 4-bit groups                                                                                     | In 4-bit groups                                                                                        | Can be specified for each bit.                                               |
| External extended interrupts                                                                          | None for INT3, INT4, and INT5.<br>(Tools are handled with external<br>devices.)                     | None for INT3, INT4, and INT5.                                                                         | INT3, INT4, and INT5 can be used with the internal functions.                |
| Other P53 functions                                                                                   | Shared with INT2<br>(Tools are handled with external devices.)                                      | Shared with INT2                                                                                       | Shared with INT2                                                             |
| Differences in main characteristics • Operating power-supply voltage and operating speed (cycle time) | • LC66304A/306A/308A<br>4.0 to 6.0 V/0.92 to 10 μs<br>• LC66E308/P308<br>4.5 to 5.5 V/0.92 to 10 μs | • 3.0 to 5.5 V/0.92 to 10 μs<br>• LC6635XA<br>2.2 to 5.5 V/3.92 to 10 μs<br>3.0 to 5.5 V/1.96 to 10 μs | 3.0 to 5.5 V/0.95 to 10 μs                                                   |
| Pull-up resistors                                                                                     | P0, P1, P4, and P5: about 3 to 10 kΩ                                                                | P0, P1, P4, and P5: about 3 to 10 k $\Omega$                                                           | P0, P1, P4, and P5: about 100 kΩ                                             |
| Port voltage handling                                                                                 | P2 to P6 and PC: 15V handling P0, P1, PD, PE: Normal voltage handling                               | P2 to P6 and PC: 15V handling P0, P1, PD, PE: Normal voltage handling                                  | P2 to P4, P51, and P53: 15V voltage handling Others: normal voltage handling |

#### **Pin Function Overview**

| Pin                                        | I/O | Overview                                                                                                                                                                                                                                                                                                                                                                                                     | Output driver type                                                                                    | Options                                                    | State after a reset  |
|--------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------|
| P00<br>P01<br>P02<br>P03                   | I/O | I/O ports P00 to P03 Input or output in 4-bit or 1-bit units P00 to P03 support the halt mode control function (This function can be specified in bit units.)                                                                                                                                                                                                                                                | Pch: Pull-up MOS type Nch: Intermediate sink current type                                             | Pull-up MOS or Nch     OD output     Output level on reset | High or low (option) |
| P10<br>P11<br>P12<br>P13                   | I/O | I/O ports P10 to P13 Input or output in 4-bit or 1-bit units                                                                                                                                                                                                                                                                                                                                                 | Pch: Pull-up MOS type     Nch: Intermediate sink current type                                         | Pull-up MOS or Nch OD output Output level on reset         | High or low (option) |
| P20/SI0<br>P21/SO0<br>P22/SCK0<br>P23/INT0 | I/O | I/O ports P20 to P23 Input or output in 4-bit or 1-bit units P20 is also used as the serial input SI0 pin. P21 is also used as the serial output SO0 pin. P22 is also used as the serial clock SCK0 pin. P23 is also used as the INT0 interrupt request pin, and also as the timer 0 event counting and pulse width measurement input.                                                                       | Pch: CMOS type Nch: Intermediate sink current type Nch: +15V handling when OD option selected         | CMOS or Nch OD output                                      | н                    |
| P30/ <del>INT1</del><br>P31/POUT0<br>P32   | I/O | I/O ports P30 to P32 Input or output in 3-bit or 1-bit units P30 is also used as the INT1 interrupt request. P31 is also used for the square wave output from timer 0. P31 and P32 also support 3-state outputs.                                                                                                                                                                                             | Pch: CMOS type Nch: Intermediate sink current type Nch: +15V handling when OD option selected         | CMOS or Nch OD output                                      | н                    |
| P33/ <del>HOLD</del>                       | ı   | Hold mode control input Hold mode is set up by the HOLD instruction when HOLD is low. In hold mode, the CPU is restarted by setting HOLD to the high level. This pin can be used as input port P33 along with P30 to P32. When the P33/HOLD pin is at the low level, the CPU will not be reset by a low level on the RES pin. Therefore, applications must not set P33/HOLD low when power is first applied. |                                                                                                       |                                                            |                      |
| P40<br>P41<br>P42<br>P43                   | I/O | I/O ports P40 to P43 Input or output in 4-bit or 1-bit units Input or output in 8-bit units when used in conjunction with P50 to P53. Can be used for output of 8-bit ROM data when used in conjunction with P50 to P53.                                                                                                                                                                                     | Pch: Pull-up MOS type Nch: Intermediate sink current type Nch: +15V handkling when OD option selected | Pull-up MOS or Nch     OD output     Output level on reset | High or low (option) |

Continued on next page.

#### Continued from preceding page.

| Pin                                         | I/O | Overview                                                                                                                                                                             | Output driver type                                                                                                         | Options                                                                                                                                                | State after a reset  |
|---------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| P5 <u>0</u><br>P51/DP<br>P52/DT<br>P53/INT2 | I/O | I/O ports P50 to P53 Input or output in 4-bit or 1-bit units P51 is also used for dial pulse output P52 is also used for DTMF output P53 is also used as the INT2 interrupt request. | Pch: Pull-up MOS type  Nch: Intermediate sink current type  Nch: +15-V handling when OD option selected (P51 and P53 only) | Pull-up MOS or Nch OD output Output level on reset Output level after a reset (An external pull-up resistor must be supplied when used for DT output.) | High or low (option) |
| OSC1<br>OSC2                                | 0   | System clock oscillator connections When an external clock is used, leave OSC2 open and connect the clock signal to OSC1.                                                            |                                                                                                                            | Ceramic oscillator or external clock selection                                                                                                         | Option selection     |
| RES                                         | I   | System reset input When the P33/HOLD pin is at the high level, a low level input to the RES pin will initialize the CPU.                                                             |                                                                                                                            |                                                                                                                                                        |                      |
| TEST                                        | I   | CPU test pin This pin must be connected to V <sub>SS</sub> during normal operation.                                                                                                  |                                                                                                                            |                                                                                                                                                        |                      |
| V <sub>DD</sub><br>V <sub>SS</sub>          |     | Power supply pins                                                                                                                                                                    |                                                                                                                            |                                                                                                                                                        |                      |

Note: Pull-up MOS type: The output circuit includes a MOS transistor that pulls the pin up to V<sub>DD</sub>. CMOS output: Complementary output. OD output: Open-drain output.

#### **User Options**

1. Port 0, 1, 4, and 5 output level options a reset

The output levels at reset for I/O ports 0, 1, 4, and 5 in independent 4-bit groups, can be selected from the following two options.

| Option               | Conditions and notes                                    |
|----------------------|---------------------------------------------------------|
| Output high at reset | The four bits of ports 0, 1, 4, or 5 are set in a group |
| Output low at reset  | The four bits of ports 0, 1, 4, or 5 are set in a group |

#### 2. Oscillator circuit options

#### • Main clock

| Option             | Circuit                             | Conditions and notes                  |
|--------------------|-------------------------------------|---------------------------------------|
| External clock     | OSC1                                | The input has Schmitt characteristics |
| Ceramic oscillator | C1 OSC1  Ceramic oscillator C2 OSC2 |                                       |

Note: There is no RC oscillator option.

#### 3. Watchdog timer option

A runaway detection function (watchdog timer) can be selected as an option.

#### 4. Port output type options

• The output type of each bit (pin) in ports P0, P1, P2, P3 (except for the P33/HOLD pin), P4, and P5 can be selected individually from the following two options.

| Option                                | Circuit                 | Conditions and notes                                                                                                                                                                                                   |
|---------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Open-drain output                     | Output data  Input data | The port P2, P3, P5, and P6 inputs have Schmitt characteristics.                                                                                                                                                       |
| Output with built-in pull-up resistor | Output data  DSB        | The port P2, P3, and P5 inputs have Schmitt characteristics.  The CMOS outputs (ports P2 and P3) and the pull-up MOS outputs (P0, P1, P4, and P5) are distinguished by the drive capacity of the p-channel transistor. |

## LC662108 Series Option Data Area and Definitions

| ROM area | Bit    |            | Option specified                    | Option/data relationship                                   |
|----------|--------|------------|-------------------------------------|------------------------------------------------------------|
|          | 7      | P5         | Output level at reset               | 0 = high level, 1 = low level                              |
|          | 6      | P4         | Output level at reset               | 0 = High level, 1 = low level                              |
|          | 5      | Unused     |                                     | This bit must be set to 0.                                 |
| 2000H    | 4      | Oscillator | option                              | 0 = (RC oscillator) external clock, 1 = ceramic oscillator |
| 2000.1   | 3      | Unused     |                                     | This bit must be set to 0.                                 |
|          | 2      | P1         | Output level at reset               | 0 = low level, 1 = high level                              |
|          | 1      | P0         |                                     |                                                            |
|          | 0      |            | timer option                        | 0 = none, 1 = yes                                          |
|          | 7      | P13        |                                     |                                                            |
|          | 6      | P12        | Output type                         | 0 = OD, 1 = PU                                             |
|          | 5<br>4 | P11<br>P10 |                                     |                                                            |
| 2001H    | 3      | P10        |                                     |                                                            |
|          | 2      | P03        |                                     |                                                            |
|          | 1      | P02        | Output type                         | 0 = OD, 1 = PU                                             |
|          | 0      | P00        |                                     |                                                            |
|          | 7      | Unused     | I                                   | This bit must be set to 0.                                 |
|          | 6      | P32        |                                     |                                                            |
|          | 5      | P31        | Output type                         | 0 = OD, 1 = PU                                             |
|          | 4      | P30        |                                     | ·                                                          |
| 2002H    | 3      | P23        |                                     |                                                            |
|          | 2      | P22        |                                     |                                                            |
|          | 1      | P21        | Output type                         | 0 = OD, 1 = PU                                             |
|          | 0      | P20        |                                     |                                                            |
|          | 7      | P53        |                                     |                                                            |
|          | 6      | P52        | Output type                         | 0 = OD, 1 = PU                                             |
|          | 5      | P51        | Output type                         | 0 = 00, 1 = 10                                             |
| 2003H    | 4      | P50        |                                     |                                                            |
| 200011   | 3      | P43        |                                     |                                                            |
|          | 2      | P42        | Output type                         | 0 = OD, 1 = PU                                             |
|          | 1      | P41        |                                     |                                                            |
|          | 0      | P40        |                                     |                                                            |
|          | 7      | -          |                                     |                                                            |
|          | 6      | -          |                                     |                                                            |
| 2004H    | 5<br>4 | -          |                                     | This bit must be set to 0.                                 |
| to       | 3      | Unused     |                                     | *: Location 2008H must be set to 7F.                       |
| 200CH    | 2      | 1          |                                     | . Location 2000 i must be set to / F.                      |
|          | 1      | †          |                                     |                                                            |
|          | 0      | †          |                                     |                                                            |
|          | 7      |            |                                     |                                                            |
|          | 6      | 1          |                                     |                                                            |
|          | 5      | 1          |                                     |                                                            |
| 000511   | 4      | ]          | Most be set to made for all t       | This data is generated by the assmbler (21).               |
| 200DH    | 3      | Reserved   | . Must be set to predefined values. | If the assembler is not used, set this data to 00.         |
|          | 2      |            |                                     |                                                            |
|          | 1      | ]          |                                     |                                                            |
|          | 0      |            |                                     |                                                            |
|          | 7      |            |                                     |                                                            |
|          | 6      | _          |                                     |                                                            |
|          | 5      | 4          |                                     |                                                            |
| 200EH    | 4      | Reserved   | . Must be set to predefined values. | This data is generated by the assmbler (0x).               |
|          | 3      | 1          | ·                                   | If the assembler is not used, set this data to 00.         |
|          | 2      | -          |                                     |                                                            |
|          | 1      | -          |                                     |                                                            |
|          | 0      | 1          |                                     | Continued on next page                                     |

Continued on next page.

Continued from preceding page.

| ROM area | Bit | Option specified                            | Option/data relationship                             |
|----------|-----|---------------------------------------------|------------------------------------------------------|
|          | 7   |                                             |                                                      |
|          | 6   |                                             |                                                      |
|          | 5   |                                             |                                                      |
| 200FH    | 4   | Reserved. Must be set to predefined values. | This data is generated by the assmbler (00).         |
| 200FH    | 3   | Reserved. Must be set to predefined values. | If the assembler is not used, set this data to (00). |
|          | 2   |                                             |                                                      |
|          | 1   |                                             |                                                      |
|          | 0   |                                             |                                                      |

# **Specifications**

## Absolute Maximum Ratings at $Ta=25^{\circ}C,\,V_{SS}=0~V$

| Parameter                                                                                                                                    | Symbol                                                                                  | Conditions                                                       | Ratings                                                                                                                                                                                                                     | Unit                                                                                        | Note |
|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|
| Maximum supply voltage                                                                                                                       | V <sub>DD</sub> max                                                                     | V <sub>DD</sub>                                                  | -0.3 to +7.0                                                                                                                                                                                                                | V                                                                                           |      |
| aximum supply voltage  put voltage  utput voltage  utput current per pin  otal pin current  llowable power dissipation  perating temperature | V <sub>IN</sub> 1 P2, P3 (except for the P33/ <del>HOLD</del> pin),<br>P4, P51, and P53 |                                                                  | -0.3 to +15.0                                                                                                                                                                                                               | V                                                                                           | 1    |
|                                                                                                                                              | V <sub>IN</sub> 2                                                                       | All other inputs                                                 | -0.3 to V <sub>DD</sub> + 0.3                                                                                                                                                                                               | V                                                                                           | 2    |
| Output valtage                                                                                                                               | V <sub>OUT</sub> 1                                                                      | P2 and P3 (except for the P33/HOLD pin)                          | -0.3 to +15.0                                                                                                                                                                                                               | V                                                                                           | 1    |
| Output voltage                                                                                                                               | V <sub>OUT</sub> 2                                                                      | All other inputs                                                 | -0.3 to V <sub>DD</sub> + 0.3                                                                                                                                                                                               | +7.0 V +15.0 V +0.3 V +0.3 V +0.3 V 20 mA 2 mA 4 mA 75 mA 75 mA 25 mA 25 mA (200) mW +70 °C | 2    |
| Output current per pin                                                                                                                       | I <sub>ON</sub> 1                                                                       | P0, P1, P2, P3 (except for the P33/ <del>HOLD</del> pin), P4, P5 | 20                                                                                                                                                                                                                          | mA                                                                                          | 3    |
|                                                                                                                                              | -I <sub>OP</sub> 1                                                                      | P0, P1, P4, P5                                                   | 2                                                                                                                                                                                                                           | mA                                                                                          | 4    |
|                                                                                                                                              | -I <sub>OP</sub> 2                                                                      | P2, P3 (except for the P33/HOLD pin)                             | 4                                                                                                                                                                                                                           | V V V V MA                                              | 4    |
|                                                                                                                                              | ΣI <sub>ON</sub> 1                                                                      | P1, P2, P3 (except for the P33/HOLD pin)                         | -0.3 to +7.0 V -0.3 to +15.0 V -0.3 to V <sub>DD</sub> + 0.3 V -0.3 to V <sub>DD</sub> + 0.3 V -0.3 to V <sub>DD</sub> + 0.3 V  -0.3 to V <sub>DD</sub> + 0.3 V  mA  2 mA 4 mA 75 mA 75 mA 25 mA 340 (200) mW -30 to +70 °C | 3                                                                                           |      |
| Total sin summent                                                                                                                            | ΣI <sub>ON</sub> 2                                                                      | P0, P4, P5                                                       |                                                                                                                                                                                                                             | mA                                                                                          | 3    |
| rotal pin current                                                                                                                            | ΣI <sub>OP</sub> 1                                                                      | P1, P2, P3 (except for the P33/HOLD pin)                         |                                                                                                                                                                                                                             | mA                                                                                          | 4    |
|                                                                                                                                              | ΣI <sub>OP</sub> 2                                                                      | P0, P4, P5                                                       | 25                                                                                                                                                                                                                          | mA                                                                                          | 4    |
| Allowable power dissipation                                                                                                                  | Pd max                                                                                  | Ta = -30 to +70°C: DIP30S (MFP30S)                               | 340 (200)                                                                                                                                                                                                                   | mW                                                                                          | 5    |
| Operating temperature                                                                                                                        | Topr                                                                                    |                                                                  | -30 to +70                                                                                                                                                                                                                  | °C                                                                                          |      |
| Storage temperature                                                                                                                          | Tstg                                                                                    |                                                                  | -55 to +125                                                                                                                                                                                                                 | °C                                                                                          |      |

Note: 1. Applies to pins with open-drain output specifications. For pins with other than open-drain output specifications, the ratings in the pin column for that pin apply.

2. For the oscillator input and output pins, levels up to the free-running oscillation level are allowed.

- 3. Sink current
- 4. Source current
- 5. We recommend the use of reflow soldering techniques to solder mount MFP packages. Please consult with your Sanyo representative for details on process conditions if the package itself is to be directly immersed in a dip-soldering bath (dip-soldering techniques).

## Allowable Operating Ranges at Ta = -30 to $+70^{\circ}C$ , $V_{SS} = 0$ V, $V_{DD} = 3.0$ to 5.5 V, unless otherwise specified.

| Danasatan                                                                                                                                                      | 0                                     | O - o disi- o -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     | Ratings |                     | V V V V V V V V V V V (µs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Nete |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Parameter                                                                                                                                                      | Symbol                                | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | min                 | typ     | max                 | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Note |
| Operating supply voltage                                                                                                                                       | $V_{DD}$                              | V <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3.0                 |         | 5.5                 | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |
| Memory retention supply voltage                                                                                                                                | $V_{DD}H$                             | V <sub>DD</sub> : During hold mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1.8                 |         | 5.5                 | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |
| Memory retention supply voltage Input high-level voltage Input low-level voltage Operating frequency (instruction cycle time) External clock input conditions] | V <sub>IH</sub> 1                     | P2, P3 (except for the P33/HOLD pin),<br>P4, P51, and P53: N-channel output transistor off                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.8 V <sub>DD</sub> |         | 13.5                | ٧                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1    |
| Input high-level voltage                                                                                                                                       | V <sub>IH</sub> 2                     | P33/HOLD, RES, OSC1: N-channel output transistor off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.8 V <sub>DD</sub> |         | V <sub>DD</sub>     | <b>V</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
|                                                                                                                                                                | V <sub>IH</sub> 3                     | P0, P1, P50, P52:<br>N-channel output transistor off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.8 V <sub>DD</sub> |         | V <sub>DD</sub>     | V V V V V V MHz (µs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |
|                                                                                                                                                                | V <sub>IL</sub> 1                     | P2, P3 (except for the P33/HOLD pin), RES, and OSC1: N-channel output transistor off                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>SS</sub>     |         | 0.2 V <sub>DD</sub> | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2    |
| Input low-level voltage                                                                                                                                        | V <sub>IL</sub> 2                     | P33/HOLD: V <sub>DD</sub> = 1.8 to 5.5 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>SS</sub>     |         | 0.2 V <sub>DD</sub> | V V V V V V V MHz (µs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |
|                                                                                                                                                                | V <sub>IL</sub> 3                     | P0, P1, P4, P5, TEST:<br>N-channel output transistor off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>SS</sub>     |         | 0.2 V <sub>DD</sub> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| Operating frequency (instruction cycle time)                                                                                                                   | fop<br>(Tcyc)                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0.4<br>(10)         |         | 4.20<br>(0.95)      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| [External clock input conditions]                                                                                                                              |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| Frequency                                                                                                                                                      | $f_{\rm ext}$                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0.4                 |         | 4.20                | MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |
| Pulse width                                                                                                                                                    | t <sub>extH</sub> , t <sub>extL</sub> | OSC1: Defined by Figure 1. Input the clock signal to OSC1 and leave OSC2 open. (External clock input must be selected as the oscillator circuit option.)                                                                                                                                                                                                                                                                                                                                                                                            | 100                 |         |                     | 5.5 V 5.5 V 7.5.5 V 7.5 V 7. |      |
| Rise and fall times                                                                                                                                            | $t_{\rm extR},t_{\rm extF}$           | V <sub>DD</sub> : During hold mode P2, P3 (except for the P33/HOLD pin), P4, P51, and P53: N-channel output transistor off P33/HOLD, RES, OSC1: N-channel output transistor off P0, P1, P50, P52: N-channel output transistor off P2, P3 (except for the P33/HOLD pin), RES, and OSC1: N-channel output transistor off P33/HOLD: V <sub>DD</sub> = 1.8 to 5.5 V P0, P1, P4, P5, TEST: N-channel output transistor off  OSC1: Defined by Figure 1. Input the clock signal to OSC1 and leave OSC2 open. (External clock input must be selected as the |                     |         | 30                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |

Note: 1. Applies to pins with open-drain specifications. However,  $V_{IH}2$  is applied to the P33/ $\overline{HOLD}$  pin. When ports P2 and P3 have CMOS output specifications they cannot be used as input pins.

<sup>2.</sup> Applies to pins with open-drain specifications.

## Electrical Characteristics at Ta = -30 to +70 $^{\circ}C$ , $V_{SS}$ = 0 V, $V_{DD}$ = 3.0 to 5.5 V unless otherwise specified.

| <b>5</b> .                                             |          |                                     | 0 1111                                                                                                                                                                       | Conditions Ratings U                                 |                               |                     | Ι                   |                                                                  |      |
|--------------------------------------------------------|----------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------|---------------------|---------------------|------------------------------------------------------------------|------|
| Parameter                                              |          | Symbol                              | Condition                                                                                                                                                                    | ns ·                                                 | min                           | typ                 | max                 | Unit                                                             | Note |
| Input high-level current                               |          | I <sub>IH</sub> 1                   | P2, P3 (except for the P33/HOLD pin), P4, P51, and P53: V <sub>IN</sub> = 13.5 V, with the output Nch transistor off                                                         |                                                      |                               |                     | 5.0                 | μA                                                               | 1    |
|                                                        |          | I <sub>IH</sub> 2                   | P0, P1, P50, P52, OSC1, $\overline{R}$ I $V_{IN} = V_{DD}$ , with the output No                                                                                              |                                                      |                               |                     | 1.0                 | μΑ  μΑ  μΑ  ν  κΩ  ν  μΑ  ν  ν  μΑ  ν  ν  ν  ν  ν  ν  ν  ν  ν  ν | 1    |
| Input low-level current I <sub>IL</sub>                |          |                                     | P0, P1, P2, P3, P4, and P5:<br>$V_{IN} = V_{SS}$ , with the output No                                                                                                        |                                                      | -1.0                          |                     |                     | μA                                                               | 2    |
| Output high-level voltage                              |          | V <sub>OH</sub> 1                   |                                                                                                                                                                              | $_{OH} = -1 \text{ mA}$<br>$_{OH} = -0.1 \text{ mA}$ | $V_{DD} - 1.0$ $V_{DD} - 0.5$ |                     |                     | V                                                                | 3    |
| Value of the output pull-up                            | resistor | R <sub>PO</sub>                     | P0, P1, P4, P5                                                                                                                                                               |                                                      | 30                            | 100                 | 150                 | kΩ                                                               |      |
|                                                        |          | V <sub>OL</sub> 1                   | P0, P1, P2, P3, P4, and P5<br>(except for the P33/HOLD p                                                                                                                     | in): I <sub>OL</sub> = 1.6 mA                        |                               |                     | 0.4                 | V                                                                | 5    |
| Output low-level voltage                               |          | V <sub>OL</sub> 2                   | P0, P1, P2, P3, P4, and P5<br>(except for the P33/HOLD p                                                                                                                     | in): I <sub>OL</sub> = 8 mA                          |                               |                     | 1.5                 | V                                                                |      |
|                                                        |          | I <sub>OFF</sub> 1                  | P2, P3, P4, P51, and P53: \                                                                                                                                                  |                                                      |                               |                     | 5.0                 | μA                                                               | 6    |
| Output off leakage curren                              | it       | I <sub>OFF</sub> 2                  | Does not apply to P2, P3, P4                                                                                                                                                 |                                                      |                               |                     | 1.0                 |                                                                  | 6    |
| [Schmitt characteristics]                              |          |                                     | 1                                                                                                                                                                            |                                                      |                               |                     |                     | •                                                                | 1    |
| Hysteresis voltage V <sub>HYS</sub>                    |          | V <sub>HYS</sub>                    |                                                                                                                                                                              |                                                      |                               | 0.1 V <sub>DD</sub> |                     |                                                                  |      |
| High-level threshold volta                             | ge       | Vt <sub>H</sub>                     | P2, P3, P4, P5, and RES                                                                                                                                                      |                                                      | 0.5 V <sub>DD</sub>           |                     | 0.8 V <sub>DD</sub> | V                                                                | 1    |
|                                                        |          | VtL                                 |                                                                                                                                                                              |                                                      | 0.2 V <sub>DD</sub>           |                     | 0.5 V <sub>DD</sub> | V                                                                |      |
| [Ceramic oscillator]                                   |          |                                     |                                                                                                                                                                              |                                                      |                               |                     |                     |                                                                  | 1    |
|                                                        |          | OSC1, OSC2: See Figure 2            | . 4 MHz                                                                                                                                                                      |                                                      | 4.0                           |                     | MHz                 |                                                                  |      |
| Oscillator stabilization tim                           | ie       | f <sub>CFS</sub>                    | See Figure 3. 4 MHz                                                                                                                                                          |                                                      |                               |                     | 10.0                | ms                                                               |      |
| [Serial clock]                                         |          | 0.0                                 |                                                                                                                                                                              |                                                      |                               |                     |                     |                                                                  |      |
| Input                                                  |          |                                     |                                                                                                                                                                              |                                                      | 0.9                           |                     |                     | μs                                                               | Ι    |
| Cycle time Output                                      |          | t <sub>CKCY</sub>                   |                                                                                                                                                                              |                                                      | 2.0                           |                     |                     | Tcyc                                                             |      |
| Low-level and high-level                               | Input    | t <sub>CKL</sub>                    | SCK0: With the timing of Fig                                                                                                                                                 | gure 4 and the test                                  | 0.4                           |                     |                     | μs                                                               |      |
| pulse widths                                           | Output   | t <sub>CKH</sub>                    | load of Figure 5.                                                                                                                                                            |                                                      | 1.0                           |                     |                     | Tcyc                                                             |      |
| Rise an fall times                                     | Output   | t <sub>CKR</sub> , t <sub>CKF</sub> | _                                                                                                                                                                            |                                                      |                               |                     | 0.1                 | μs                                                               |      |
| [Serial input]                                         | 1        | Old Old                             |                                                                                                                                                                              |                                                      |                               |                     |                     |                                                                  |      |
| Data setup time                                        |          | t <sub>ICK</sub>                    | SI0: With the timing of Figure 4. Stipulated with respect to the rising edge (↑) of SCK0.                                                                                    |                                                      | 0.3                           |                     |                     | μs                                                               |      |
| Data hold time                                         |          | t <sub>CKI</sub>                    |                                                                                                                                                                              |                                                      | 0.3                           |                     |                     | μs                                                               |      |
| [Serial output]                                        |          |                                     |                                                                                                                                                                              |                                                      |                               |                     |                     |                                                                  |      |
| Output delay time                                      |          | t <sub>CKO</sub>                    | SO0: With the timing of Figure 4 and the test load of Figure 5. Stipulated with respect to the falling edge ( $\downarrow$ ) of $\overline{\text{SCK0}}$ .                   |                                                      |                               |                     | 0.3                 | μs                                                               |      |
| [Pulse conditions]                                     |          |                                     |                                                                                                                                                                              |                                                      | '                             |                     |                     |                                                                  |      |
| INT0 high and low-level                                |          | t <sub>IOH</sub> , t <sub>IOL</sub> | INT0: Figure 6, conditions under which the INT0 interrupt can be accepted, conditions under which the timer 0 event counter or pulse width measurement input can be accepted |                                                      | 2                             |                     |                     | Тсус                                                             |      |
| High and low-level pulse for interrupt inputs other th |          | t <sub>IIH</sub> , t <sub>IIL</sub> | INT1, INT2: Figure 6, condit the corresponding interrupt (                                                                                                                   |                                                      | 2                             |                     |                     | Тсус                                                             |      |
| RES high and low-level pulse widths                    |          | t <sub>RSH</sub> , t <sub>RSL</sub> | RES: Figure 6, conditions un can be applied.                                                                                                                                 | nder which reset                                     | 3                             |                     |                     | Тсус                                                             |      |
|                                                        |          |                                     |                                                                                                                                                                              |                                                      |                               |                     |                     |                                                                  |      |
| Operating current drain                                |          | I <sub>DD OP</sub>                  | V <sub>DD</sub> : 4-MHz ceramic oscillate                                                                                                                                    | or                                                   |                               | 4.5                 | 8.0                 | mA                                                               | - 8  |
| Sparaing carroin aidill                                |          | אט טטי                              | V <sub>DD</sub> : 4-MHz external clock                                                                                                                                       |                                                      |                               | 4.5                 | 8.0                 | mA                                                               | L    |
| Halt mode current drain                                |          | I <sub>DDHALT</sub>                 | V <sub>DD</sub> : 4-MHz ceramic oscillate                                                                                                                                    | or                                                   |                               | 2.5                 | 5.5                 | mA                                                               |      |
| a.t mode carrent drain                                 |          | UDHALI                              | V <sub>DD</sub> : 4-MHz external clock                                                                                                                                       |                                                      |                               | 2.5                 | 5.5                 | mA                                                               |      |
| Hold mode current drain                                |          | I <sub>DDHOLD</sub>                 | $V_{DD}$ : $V_{DD} = 1.8 \text{ to } 5.5 \text{ V}$                                                                                                                          |                                                      |                               | 0.01                | 10                  | μA                                                               |      |

Note: 1. With the output Nch transistor off in shared I/O ports with the open-drain output specifications. These pins cannot be used as input pins if the CMOS output specifications are selected.

<sup>2.</sup> With the output Nch transistor off in shared I/O ports with the open-drain output specifications. The rating for the pull-up output specification pins is stipulated in terms of the output pull-up current IPO. These pins cannot be used as input pins if the CMOS output specifications are selected.

<sup>3.</sup> With the output Nch transistor off for CMOS output specification pins.

<sup>4.</sup> With the output Nch transistor off for pull-up output specification pins.

<sup>6.</sup> With the output Pch transistor off for open-drain output specification pins.

<sup>7.</sup> Reset state

#### **Tone (DTMF) Output Characteristics**

#### DC Characteristics at Ta = -30 to +70°C, $V_{SS} = 0$ V

| Parameter                            | Symbol            | Conditions                                       | Ratings |     |     | Unit |
|--------------------------------------|-------------------|--------------------------------------------------|---------|-----|-----|------|
|                                      |                   |                                                  | min     | typ | max | Unit |
| Tone output voltage                  | V <sub>T1</sub>   | DT: Single tone, V <sub>DD</sub> = 3.5 to 5.5 V* | 0.9     | 1.3 | 2.0 | Vp-p |
| Row/column tone output voltage ratio | D <sub>BCR1</sub> | DT: Dual tones, V <sub>DD</sub> = 3.5 to 5.5 V*  | 1.0     | 2.0 | 3.0 | dB   |
|                                      |                   |                                                  |         |     |     |      |

Note\*: See Figure 7.



Figure 1 External Clock Input Waveform



Figure 2 Ceramic Oscillator Circuit

Figure 3 Oscillator Stabilization Period

**Table 1 Recomended Ceramic Oscillator Constants** 

| Extern                                        | al capacitor type | Built-in capacitor type          |  |  |
|-----------------------------------------------|-------------------|----------------------------------|--|--|
| 4 MHz<br>(Murata Mfg. Co., Ltd.)<br>CSA4.00MG | C1 = 33 pF        | 4 MHz<br>(Murata Mfg. Co., Ltd.) |  |  |
|                                               | C2 = 33 pF        | CST4.00MG                        |  |  |
| 4 MHz<br>(Kyocera Corporation)<br>KBR4.0MSB   | C1 = 33 pF        | 4 MHz<br>(Kyocera Corporation)   |  |  |
|                                               | C2 = 33 pF        | KBR4.0MKC                        |  |  |



Figure 4 Serial I/O Timing Figure 5

**Timing Load** 



Figure 6 Input Timing for the INT0, INT1, INT2, and RES pins



Figure 7 Tone Output Pin Load

- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of October, 1998. Specifications and information herein are subject to change without notice.