| $5 A N_{N} W 1 /$ | LC72344W, 72345W |
| :---: | :---: |
|  | Low-Voltage ETR Controller with On-Chip DC-DC Converter |

## Overview

The LC72344W and LC72345W are low-voltage electronic tuning microcontrollers that include a DC-DC converter, a PLL that operates up to 230 MHz , a $1 / 4$ duty $1 / 2$ bias LCD driver and other functions on chip. The built-in DC-DC converter provided by these ICs can easily implement a tuning system voltage generator circuit, and furthermore, since the transistor required for the low-pass filter is built in, these ICs can contribute to further end product cost reductions. Additionally, the DC-DC converter output voltage can be provided to other external ICs, making these products optimal for low-voltage portable audio equipment that includes a radio receiver.

## Functions

- Program memory (ROM): $3072 \times 16$ bits ( 6 KB ) LC72344W
$4096 \times 16$ bits ( 8 KB )
LC72345W
- Data memory (RAM): $192 \times 4$ bits LC72344W $256 \times 4$ bits LC72345W
- Cycle time: $40 \mu \mathrm{~s}$ (all 1-word instructions)
- Stack: 8 levels
- LCD driver: 48 to 76 segments ( $1 / 4$ duty, $1 / 2$ bias drive)
- Interrupts: One external interrupt

Timer interrupts ( $1,5,10$, and 50 ms )

- A/D converter: Two input channels (5-bit successive approximation conversion)
- Input ports: 6 ports (of which 2 can be switched for use as A/D converter inputs)
- Output ports: 6 ports (of which 1 can be switched for use as the beep tone output and 2 are opendrain ports)
- I/O ports: 16 ports (of which 8 can be switched for use as LCD ports as mask options)
(Continued on next page.)


## Package Dimensions

unit: mm
3190-SQFP64



#### Abstract

- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications. $\square$ SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.


(Continued from preceding page.)

- PLL: Supports dead band control (two types)

Reference frequencies: $1,3,5,6.25,12.5$, and 25 kHz

- Input frequencies: FM band: 10 to 230 MHz

AM band: 0.5 to 10 MHz

- Input sensitivity: FM band: $35 \mathrm{mV} \mathrm{rms}(50 \mathrm{mV} \mathrm{rms}$ at 130 MHz or higher frequency) AM band: 35 mV rms
- External reset input: During CPU and PLL operation, instruction execution is started from location 0 .
- Built-in power-on reset circuit:

The CPU starts executing from location 0 when power is first applied.

- Static power-on function: Backup state clear function using the BATT pin.
- Halt mode: The controller operating clock is stopped.
- Backup mode: The crystal oscillator is stopped.
- Beep tone: 1.5 and 3.1 kHz
- Built-in DC-DC converter: Two systems (One system can be used as an external circuit power supply by providing an external transistor.)
- Built-in low-pass filter amplifier: An external low-pass filter amplifier circuit is no longer required in end products.
- Remaining power check function: The battery voltage can be directly converted to a digital value by the A/D converter.
- Memory retention voltage: 0.9 V or higher.
- $\mathrm{V}_{\mathrm{DD}}$ voltage: 0.9 to 1.8 V
- Package: SQFP-64 ( 0.5 mm lead pitch)


## Pin Assignment



Specifications
Absolute Maximum Ratings at $\mathbf{T a}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$

| Parameter | Symbol | Conditions | Ratings | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Maximum supply voltage | $\mathrm{V}_{\mathrm{DD}}(1) \max$ | VDD | -0.3 to +0.3 | V |
|  | $\mathrm{V}_{\mathrm{DD}}(2) \max$ | VDC1 | -0.3 to +4.0 | V |
|  | $\mathrm{V}_{\mathrm{DD}}(3) \max$ | VDC2 | -0.3 to +4.0 | V |
|  | $\mathrm{V}_{\mathrm{DD}}(4) \max$ | VDC3 | -0.3 to +4.0 | V |
| Input voltage | $\mathrm{V}_{\text {IN }}(1)$ | PF, FMIN, AMIN, AIN, BATT, and BRES | -0.3 to $\mathrm{V}_{\mathrm{DD}}(3)$ to +0.3 | V |
|  | $\mathrm{V}_{\text {IN }}(2)$ | PA, PC, PD, PG, and PH | -0.3 to $\mathrm{V}_{\mathrm{DD}}(1)$ to +0.3 | V |
| Output voltage | $\mathrm{V}_{\text {OUT }}(1)$ | AOUT, and PE | -0.3 to +15 | V |
|  | $\mathrm{V}_{\text {Out }}(2)$ | PB, PC, PD, PG, and PH | -0.3 to $\mathrm{V}_{\mathrm{DD}}(1)+0.3$ | V |
|  | $\mathrm{V}_{\text {OUT }}(3)$ | VREF, and EO | -0.3 to $\mathrm{V}_{\mathrm{DD}}(3)+0.3$ | V |
|  | $\mathrm{V}_{\text {OUT }}(4)$ | COM1 to COM4, S1 to S19 | -0.3 to $\mathrm{V}_{\mathrm{DD}}(4)+0.3$ | V |
| Output current | Iout(1) | PC, PD, PG, PH, and EO | 0 to 3 | mA |
|  | Iout(2) | PB | 0 to 1 | mA |
|  | lout(3) | AOUT, and PE | 0 to 2 | mA |
|  | lout(4) | S1 to S20 | 300 | $\mu \mathrm{A}$ |
|  | IOUT(5) | COM1 to COM4 | 3 | mA |
| Allowable power dissipation | Pdmax | $\mathrm{Ta}=-20$ to $+70^{\circ} \mathrm{C}$ | 200 | mW |
| Operating temperature | Topr |  | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | Tstg |  | -45 to +125 | ${ }^{\circ} \mathrm{C}$ |

Allowable Operating Ranges at $\mathbf{T a}=\mathbf{- 2 0}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=0.9$ to 1.8 V

| Parameter | Symbol | Conditions | Ratings |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | min | typ | max |  |
| Supply voltage | $\mathrm{V}_{\mathrm{DD}}(1)$ | The voltage applied to the VDD pin | 0.9 | 1.5 | 1.8 | V |
|  | $\mathrm{V}_{\mathrm{DD}}(2)$ | The voltage applied to the VDC1 pin | 0.9 | 1.5 | 1.8 | V |
|  | $\mathrm{V}_{\mathrm{DD}}(3)$ | The voltage applied to the VDC2 pin | 1.8 | 2.1 | 2.4 | V |
|  | $V_{\text {DD }}(4)$ | The voltage applied to the VDC3 pin | 2.6 | 3.0 | 3.4 | V |
|  | $V_{D D}(5)$ | Memory retention voltage | 0.9 |  |  | V |
| Input high-level voltage | $\mathrm{V}_{\mathrm{IH}}(1)$ | Ports PC, PD, PG, and PH | $0.7 \mathrm{~V}_{\mathrm{DD}}(1)$ |  | $V_{\text {DD }}(1)$ | V |
|  | $\mathrm{V}_{\mathbf{I H}}(2)$ | Port PA | 0.8 V DD $(1)$ |  | $\mathrm{V}_{\mathrm{DD}}(1)$ | V |
|  | $\mathrm{V}_{\mathrm{IH}}(3)$ | Port PF | 0.8 V DD $(1)$ |  | $\mathrm{V}_{\mathrm{DD}}(3)$ | V |
|  | $\mathrm{V}_{\mathrm{IH}}(4)$ | Ports BRES and BATT | $0.6 \mathrm{~V}_{\mathrm{DD}}(1)$ |  | $\mathrm{V}_{\mathrm{DD}}(3)$ | V |
| Input low-level voltage | $\mathrm{V}_{\text {IL }}(1)$ | Ports PC, PD, PG, and PH | 0 |  | $0.3 \mathrm{~V}_{\mathrm{DD}}(1)$ | V |
|  | $\mathrm{V}_{\text {IL }}(2)$ | Port PA | 0 |  | $0.2 \mathrm{~V}_{\mathrm{DD}}(1)$ | V |
|  | $\mathrm{V}_{\text {IL }}(3)$ | Port PF | 0 |  | $0.2 \mathrm{~V}_{\mathrm{DD}}(1)$ | V |
|  | $\mathrm{V}_{\text {IL }}(4)$ | Ports BRES and BATT | 0 |  | $0.2 \mathrm{~V}_{\mathrm{DD}}(1)$ | V |
| Input amplitude | $\mathrm{V}_{\text {IN }}(1)$ | XIN | 0.5 |  | 0.6 | Vrms |
|  | $\mathrm{V}_{\text {IN }}(2)$ | FMIN, AMIN: $\mathrm{V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}$ | 0.035 |  | 0.35 | Vrms |
|  | $\mathrm{V}_{\text {IN }}(3)$ | FMIN: $\quad \mathrm{V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}$ | 0.05 |  | 0.35 | Vrms |
| Input voltage range | $\mathrm{V}_{\text {IN }}(4)$ | ADIO, ADI1, and $\mathrm{V}_{\text {D }}$ | 0 |  | $\mathrm{V}_{\mathrm{DD}}(4)$ | V |
| Input frequency | $\mathrm{F}_{\text {IN }}(1)$ | XIN: $\quad \mathrm{Cl} \leq 35 \mathrm{k} \Omega$ | 70 | 75 | 80 | kHz |
|  | $\mathrm{F}_{\text {IN }}(2)$ | FMIN: $\mathrm{V}_{\text {IN }}(2), \mathrm{V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}$ | 10 |  | 130 | MHz |
|  | $\mathrm{F}_{\text {IN }}(3)$ | FMIN: $\mathrm{V}_{\text {IN }}(3), \mathrm{V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}$ | 130 |  | 230 | MHz |
|  | $\mathrm{F}_{\text {IN }}(4)$ | AMIN(L): $\mathrm{V}_{\text {IN }}(2), \mathrm{V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}$ | 0.5 |  | 10 | MHz |

Electrical Characteristics under allowable operating conditions

| Parameter | Symbol | Conditions | Ratings |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | min | typ | max |  |
| Input high-level voltage | $\mathrm{I}_{\mathbf{H}(1)}$ | $\mathrm{XIN}: \mathrm{V}_{\mathrm{DD}}(1)=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(2)=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}$ |  |  | 3 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\mathbf{H}(2)}$ | FMIN, and AMIN: $\mathrm{V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}$ | 3 | 8 | 20 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\mathbf{H}(3)}$ | Ports BRES, BATT, and PF: $\mathrm{V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}$ |  |  | 4 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\mathbf{H}}(4)$ | Ports PA (no pull-down resistor), PC, PD, PG, and PH: $V_{D D}(1)=1.8 \mathrm{~V}$ |  |  | 3 | $\mu \mathrm{A}$ |
| Input low-level voltage | ILI(1) | XIN: $\mathrm{V}_{\mathrm{DD}}(1)=\mathrm{V}_{\mathrm{DD}}(2)=\mathrm{V}_{\mathrm{DD}}(3)=\mathrm{V}_{S S}$ |  |  | -3 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {IL }}(2)$ | FMIN, and AMIN: $\mathrm{V}_{\text {DD }}(3)=\mathrm{V}_{S S}$ | -3 | -8 | -20 | $\mu \mathrm{A}$ |
|  | ILI 3 ) | Ports BRES, BATT, and PF: $\mathrm{V}_{\mathrm{DD}}(3)=\mathrm{V}_{\text {SS }}$ |  |  | -4 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {IL }}(4)$ | Ports PA (no pull-down resistor), PC, PD, PG, and PH: $V_{D D}(1)=V_{S S}$ |  |  | -3 | $\mu \mathrm{A}$ |
| Input floating voltage | $\mathrm{V}_{\text {IF }}$ | Port PA pull-down resistor present |  |  | 0.05 V DD (1) | V |
| Pull-down resistor | $\mathrm{R}_{\mathrm{PD}}(1)$ | Port PA pull-down resistor: $\mathrm{V}_{\mathrm{DD}}(1)=1.3 \mathrm{~V}$ | 75 | 100 | 200 | $\mathrm{k} \Omega$ |
|  | $\mathrm{R}_{\mathrm{PD}}(2)$ | TEST1 and TEST2 pull-down resistors |  | 10 |  | k $\Omega$ |
| Hysteresis | $\mathrm{V}_{\mathrm{H}}$ | BRES | $0.1 \mathrm{~V}_{\mathrm{DD}}(3)$ | $0.2 \mathrm{~V} \mathrm{DD}(3)$ |  | V |
| Output high-level voltage | $\mathrm{V}_{\mathrm{OH}}(1)$ | $\mathrm{PB}: \mathrm{lo}=1 \mathrm{~mA}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}(1)}- \\ 0.7 \mathrm{~V}_{\mathrm{DD}}(1) \end{gathered}$ |  | $\begin{array}{r} V_{D D}(1)- \\ 0.3 V_{D D}(1) \end{array}$ | V |
|  | $\mathrm{V}_{\mathrm{OH}}(2)$ | PC, PD, PG, PH: $\mathrm{I}_{\mathrm{O}}=1 \mathrm{~mA}$ | $\begin{array}{r} \mathrm{V}_{\mathrm{DD}}(1)- \\ 0.3 \mathrm{~V}_{\mathrm{DD}}(1) \end{array}$ |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}}(3)$ | EO: $\mathrm{I}_{\mathrm{O}}=-500 \mu \mathrm{~A}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}( }(3)- \\ 0.3 \mathrm{~V}_{\mathrm{DD}}(3) \end{gathered}$ |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}}(4)$ | XOUT $\mathrm{I}_{0}=1 \mu \mathrm{~A}$ | $\begin{array}{r} \mathrm{V}_{\mathrm{DD}(3)}- \\ 0.3 \mathrm{~V}_{\mathrm{DD}}(3) \end{array}$ |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}}(5)$ | S1 to S20: $\mathrm{I}_{0}=20 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{DD}}(4)-1$ |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}}(6)$ | COM1, CM2, COM3, and COM4: l | $V_{\text {DD }}(4)-1$ |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}}(7)$ | VREF: $\mathrm{I}_{\mathrm{O}}=1 \mathrm{~mA}$ | $V_{D D}(3)-1$ |  |  | V |
| Output low-level voltage | $\mathrm{V}_{\text {OL }}(1)$ | PB: $\mathrm{I}_{0}=-50 \mu \mathrm{~A}$ | $0.3 \mathrm{~V}_{\mathrm{DD}}(1)$ |  | $0.7 \mathrm{~V}_{\mathrm{DD}}(1)$ | V |
|  | $\mathrm{V}_{\text {OL }}(2)$ | PC, PD, PG, and PH: l O $=-1 \mathrm{~mA}$ |  |  | $0.3 \mathrm{~V}_{\mathrm{DD}}(1)$ | V |
|  | $\mathrm{V}_{\text {OL }}(3)$ | EO: $\mathrm{I}_{\mathrm{O}}=-500 \mu \mathrm{~A}$ |  |  | $0.3 \mathrm{~V}_{\mathrm{DD}}(3)$ | V |
|  | $\mathrm{V}_{\text {OL }}(4)$ | XOUT: $\mathrm{I}_{0}=-1 \mu \mathrm{~A}$ |  |  | $0.3 \mathrm{~V}_{\mathrm{DD}}(3)$ | V |
|  | $\mathrm{V}_{\mathrm{OL}}(5)$ | S1 to S20: $\mathrm{I}_{0}=-20 \mu \mathrm{~A}$ |  |  | $\mathrm{V}_{\mathrm{DD}}(4)-2$ | V |
|  | $\mathrm{V}_{\text {OL }}(6)$ | COM1, COM2, COM3, and COM4: $\mathrm{I}_{0}=-100 \mu \mathrm{~A}$ |  |  | $V_{\text {DD }}(4)-2$ | V |
|  | $\mathrm{V}_{\text {OL }}(7)$ | PE: $\mathrm{I}_{0}=2 \mathrm{~mA}$ |  |  | $0.6 \mathrm{~V}_{\mathrm{DD}}(1)$ | V |
|  | $\mathrm{V}_{\mathrm{OL}}(8)$ | AOUT: $\mathrm{I}_{\mathrm{O}}=1 \mathrm{~mA}, \mathrm{AIN}=1.3 \mathrm{~V}: \mathrm{V}_{\mathrm{DD}}(4)=3 \mathrm{~V}$ |  |  | 0.5 | V |
| Output off leakage current | IOFF(1) | PB, PC, PD, PG, PH, and E0 ports | -3 |  | 3 | $\mu \mathrm{A}$ |
|  | IOFF(2) | AOUT and PE ports | -100 |  | 100 | nA |
| A/D converter error |  | ADIO and ADI1, $\mathrm{V}_{\mathrm{DD}}$ | -1/2 |  | +1/2 | LSB |
| Internal clock frequency | fosc(1) | FM, and PLLSTOP: $\mathrm{V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}$, Vcon = OPEN | 300 | 600 | 900 | kHz |
|  | fosc(2) | AM | 450 |  | 1200 | kHz |
| Current drain | IDD1 1 ( | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}(1)=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(4)=3.0 \mathrm{~V}: \\ & \mathrm{F}_{\mathrm{IN}}(2) 130 \mathrm{MHz}, \mathrm{Ta}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 1 |  | mA |
|  | IDD2(2) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}(1)=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(4)=3.0 \mathrm{~V}: \\ & \mathrm{F}_{\mathrm{IN}}(2) 130 \mathrm{MHz}, \mathrm{Ta}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 5 |  | mA |
|  | $\mathrm{I}_{\mathrm{DD} 3}(3)$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}(1)=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(4)=3.0 \mathrm{~V}: \\ & \mathrm{F}_{\mathrm{IN}}(2) 130 \mathrm{MHz}, \mathrm{Ta}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 1 |  | mA |
|  | IDD1(4) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}(1)=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(4)=3.0 \mathrm{~V} \text { : } \\ & \text { Halt mode, } \mathrm{Ta}=25^{\circ} \mathrm{C} \quad * 1 \end{aligned}$ |  | 0.1 |  | mA |
|  | $\mathrm{I}_{\mathrm{DD2}}(5)$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}(1)=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(4)=3.0 \mathrm{~V}: \\ & \text { Halt mode, } \mathrm{Ta}=25^{\circ} \mathrm{C} \quad * 1 \end{aligned}$ |  | 0.3 |  | mA |
|  | $\mathrm{I}_{\mathrm{DD} 3}(6)$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}(1)=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(4)=3.0 \mathrm{~V}: \\ & \text { Halt mode, } \mathrm{Ta}=25^{\circ} \mathrm{C} \quad * 1 \end{aligned}$ |  | 0.1 |  | mA |
|  | $\mathrm{I}_{\mathrm{DD1}}(7)$ | $\mathrm{V}_{\mathrm{DD}}(1)=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(4)=3.0 \mathrm{~V} \text { : }$ <br> With the oscillator stopped, $\mathrm{Ta}=25^{\circ} \mathrm{C}$ * |  | 100 |  | nA |
|  | IDD2 (8) | $\mathrm{V}_{\mathrm{DD}}(1)=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(4)=3.0 \mathrm{~V} \text { : }$ <br> With the oscillator stopped, $\mathrm{Ta}=25^{\circ} \mathrm{C}$ * |  | 500 |  | nA |
|  | $\mathrm{I}_{\mathrm{DD3}}(9)$ | $\mathrm{V}_{\mathrm{DD}}(1)=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(3)=2.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}(4)=3.0 \mathrm{~V} \text { : }$ <br> With the oscillator stopped, $\mathrm{Ta}=25^{\circ} \mathrm{C}$ * |  | 100 |  | nA |

[^0]*1 Halt mode current drain test conditions


Leave all ports other than those mentioned above open. Select output mode for PC and PD.
Select the segment function for S12 to S19.
*2 Backup mode current drain test conditions


Leave all ports other than those mentioned above open.
Select output mode for PC and PD.
Select the segment function for S12 to S19.

## Block Diagram



Pin Functions

| Pin No. | Pin | I/O | Function | I/O circuit |
| :---: | :---: | :---: | :---: | :---: |
| 64 1 | $\begin{gathered} \text { XIN } \\ \text { XOUT } \end{gathered}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | 75 kHz crystal oscillator connections |  |
| $\begin{gathered} 63 \\ 2 \end{gathered}$ | $\begin{aligned} & \text { TEST1 } \\ & \text { TEST2 } \end{aligned}$ | $1$ | IC testing. <br> These pins must be connected to ground. | - |
| $\begin{aligned} & 6 \\ & 5 \\ & 4 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { PA0 } \\ & \text { PA1 } \\ & \text { PA2 } \\ & \text { PA3 } \end{aligned}$ | 1 | Special-purpose ports for key return signal input designed with a low threshold voltage. When a key matrix is formed in combination with port PB, simultaneous multiple key presses with up to 3 keys can be detected. The pull-down resistors are set up for all four pins at the same time with the IOS instruction ( $\mathrm{PWn}=2 . \mathrm{b} 1$ ). This setting cannot be specified for individual pins. In backup mode, these pins go to the input disabled state, and the pull-down resistors are disabled after a reset. | Input with built-in pull-down resistor |
| $\begin{gathered} 10 \\ 9 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & \text { PB0 } \\ & \text { PB1 } \\ & \text { PB2 } \\ & \text { PB3 } \end{aligned}$ | O | Unbalanced CMOS outputs. These outputs are switched with the IOS 0 instruction. Since these outputs are unbalanced, no diodes are required to prevent short circuits due to simultaneous multiple key presses. These outputs go to the high-impedance output state in backup mode. After a reset, they go to the high-impedance output state and remain in that state until an output instruction (OUT, SPB, or RPB) is executed. | Unbalanced CMOS push-pull output |
| $\begin{aligned} & 14 \\ & 13 \\ & 12 \\ & 11 \end{aligned}$ |  | I/O | General-purpose I/O ports. <br> PDO can be used as an external interrupt port. The IOS instruction (Pwn $=4,5$ ) is used for switching the general-purpose I/O port function, and these ports can be set to input or output in 1 -bit units. ( 0 : input, 1 : output) <br> In backup mode they go to the input disabled high-impedance state. <br> After a reset, they switch to the general-purpose input port function. | CMOS push-pull output |
| 20 19 | BEEP/PE0 <br> PE1 |  | General-purpose output and beep tone output shared function ports (PEO only). The BEEP instruction is used to switch PEO between the general-purpose output port and beep tone output functions. To use PEO as a general-purpose output port, execute a BEEP instruction with b2 set to 0 . Set b2 to 1 to use PE0 as the beep tone output port. The b0 and b1 bits are used to select the beep tone frequency. There are two beep tone frequencies supported. <br> *: When PEO is set up as the beep tone output, executing an output instruction to PNO only changes the state of the internal output latch, it does not affect the beep tone output in any way. Only the PE0 pin can be switched between the general-purpose output function and the beep tone output function; the PE1 pin only functions as a general-purpose output. These pins go to the high-impedance state in backup mode and remain in that state until an output instruction or a BEEP instruction is executed. Since these ports are open-drain ports, resistors must be inserted between these pins and $\mathrm{V}_{\mathrm{DD}}$. These ports are set to their generalpurpose output port function after a reset. | N-channel open-drain output |

Continued on next page.

Continued from preceding page.

| Pin No. | Pin | I/O | Function | I/O circuit |
| :---: | :---: | :---: | :---: | :---: |
| 23 22 | PFO/ADIO <br> PF1/ADI1 | 1 | General-purpose input and A/D converter input shared function ports. <br> The IOS instruction (Pwn = FH) is used to switch between the general-purpose input and A/D converter port functions. The general-purpose input and $A / D$ converter port functions can be switched in a bit units, with 0 specifying general-purpose input, and 1 specifying the $A / D$ converter input function. To select the A/D converter function, set up the A/D converter pin with an IOS instruction with Pwn set to 1. The A/D converter is started with the UCC instruction ( $\mathrm{b} 3=1, \mathrm{~b} 2=1$ ). The ADCE flag is set when the conversion completes. The INR instruction is used to read in the data. <br> *: If an input instruction is executed for one of these pins which is set up for analog input, the read in data will be at the low level since CMOS input is disabled. In backup mode these pins go to the input disabled high-impedance state. These ports are set to their general-purpose input port function after a reset. The A/D converter is a 5 -bit successive approximation type converter, and features a conversion time of 1.28 ms . Note that the full-scale A/D converter voltage (1FH) is (63/96) times VDC3. | CMOS input/analog input |
| 31 32 33 34 35 36 37 38 | PG3/S19 <br> PG2/S18 <br> PG1/S17 <br> PG0/S16 <br> PH3/S15 <br> PH2/S14 <br> PH1/S13 <br> PH0/S12 <br> (*) | O | LCD driver segment output and general-purpose I/O shared function ports. <br> The IOS instruction* is used for switching both between the segment output and generalpurpose I/O functions and between input and output for the general-purpose I/O port function. <br> - When used as segment output ports <br> The general-purpose I/O port function is selected with the IOS instruction ( $\mathrm{Pwn}=8$ ). $\text { b0 = S16 to 19/PG0 to } 3 \text { (0: Segment output, 1: PG0 to 3) }$ <br> The general-purpose I/O port function is selected with the IOS instruction (Pwn =9). $\text { b0 = S12 to } 15 / \text { PH0 to } 3 \text { (0: Segment output, 1: PH0 to } 3 \text { ) }$ <br> - When used as general-purpose I/O ports <br> The IOS instruction (Pwn =6,7) is used to select input or output. Note that the mode can be set in a bit units. $\left.\begin{array}{l} \text { b0 }=\mathrm{PG} 0 \\ \text { b1 }=\mathrm{PG} 1 \\ \text { b2 }=\text { PG2 } \\ \text { b3 }=\text { PG3 } \end{array} \quad\binom{\text { 0: Input }}{\text { 1: Output }} \quad \begin{array}{l} \mathrm{b} 0=\mathrm{PH} \\ \mathrm{~b} 1=\mathrm{PH} 1 \\ \mathrm{~b} 2=\mathrm{PH} 2 \end{array} \quad \begin{array}{l} \text { 0: Input } \\ \text { 1: Output } \end{array}\right)$ <br> In backup mode, these pins go to the input disabled high-impedance state if set up as general-purpose outputs, and are fixed at the low level if set up as segment outputs. These ports are set up as segment outputs after a reset. <br> Although the general-purpose port/LCD port setting is a mask option, the IOS instruction must be used as described above to set up the port function. | CMOS push-pull output |
| 39 to 49 | S11 to S1 | 0 | LCD driver segment output pins. <br> A $1 / 4$-duty $1 / 2$-bias drive technique is used. <br> The frame frequency is 75 Hz . <br> In backup mode, these outputs are fixed at the low level. <br> After a reset, these outputs are fixed at the low level. | CMOS push-pull output |
| $\begin{aligned} & 50 \\ & 51 \\ & 52 \\ & 53 \end{aligned}$ | COM4 <br> COM3 <br> COM2 <br> COM1 | 0 | LCD driver common output pins. <br> A $1 / 4$-duty $1 / 2$-bias drive technique is used. <br> The frame frequency is 75 Hz . <br> In backup mode, these outputs are fixed at the low level. <br> After a reset, these outputs are fixed at the low level. |  |
| 54 | $\overline{\mathrm{RES}}$ | 1 | System reset input. <br> In CPU operating mode or halt mode, applications must apply a low level for at least one full machine cycle to reset the system and restart execution with the PC set to location 0 . This pin is connected in parallel with the internal power on reset circuit. | $\square$ \# |
| 21 | BATT | 1 | Battery presence/absence discrimination. <br> The internal clock oscillator starts when a high level is input to this pin. <br> The IN instruction can be used to determine whether or not a battery is present. |  |

Continued on next page

Continued from preceding page.

| Pin No. | Pin | I/O | Function | I/O circuit |
| :---: | :---: | :---: | :---: | :---: |
| 24 | VDC1 | 1 | VDC3 (3 V) step-up control. |  |
| 27 | VDC2 | 1 | 2.1 V power supply. Apply either the voltage stepped-up by the DC-DC converter or an equivalent voltage ( 2.1 V typical). |  |
| 25 | VDC3 | 1 | 3 V power supply. Apply either the voltage stepped-up by VDC1 or an equivalent voltage ( 3 V typical). |  |
| 28 | VREF | O | VDC2 step-up transistor drive. |  |
| 29 | VCON | 1 | Frequency adjustment for the internal RC oscillator circuit. The RC oscillator frequency can be lowered by inserting a capacitor between this pin and ground. |  |
| 30 | VADJ | 0 | The VDC3 voltage can be adjusted by inserting a resistor between this pin and ground. |  |
| 56 | FMIN | 1 | FM VCO (local oscillator) input. <br> This pin is selected with the PLL instruction CW1. <br> The input must be capacitor coupled. <br> Input is disabled in backup mode, in halt mode, after a reset, and in PLL stop mode. | CMOS amplifier input |
| 57 | AMIN | 1 | AM VCO (local oscillator) input. <br> This pin and the bandwidth are selected with the PLL instruction CW1. <br> The input must be capacitor coupled. <br> Input is disabled in backup mode, in halt mode, after a reset, and in PLL stop mode. | CMOS amplifier input |
| 59 | EO | O | Main charge pump output. When the local oscillator frequency divided by N is higher than the reference frequency a high level is output, when lower, a low level is output, and the pin is set to the high-impedance state when the frequencies match. <br> This output goes to the high-impedance state in backup mode, in halt mode, after a reset, and in PLL stop mode. | CMOS push-pull output |
| $\begin{aligned} & 60 \\ & 61 \\ & 62 \end{aligned}$ | AIN <br> AOUT <br> AGND | O | Transistor used for the low-pass filter amplifier. Connect AGND to ground. |  |
| $\begin{aligned} & 26 \\ & 58 \\ & 55 \end{aligned}$ | VSS <br> VSS <br> VDD | - | Power supply pin. <br> This pin must be connected to ground. <br> This pin must be connected to ground. <br> This pin must be connected to VDD. Supports A/D converter. | - |

Note: *Applications must establish the output data in advance with an OUT, SPB, or RPB instruction and then set the pin to output mode with an IOS instruction when using the I/O switchable ports as output pins.

## DC-DC Converter Application Sample



## Low-Pass Filter Application Sample



## LC72344W and LC72345W Instruction Set

Terminology
ADDR : Program memory address
b : Borrow
C : Carry
DH : Data memory address High (Row address) [2 bits]
DL : Data memory address Low (Column address) [4 bits]
I : Immediate data [4 bits]
M : Data memory address
$\mathrm{N} \quad$ : Bit position [4 bits]
Rn : Resister number [4 bits]
Pn : Port number [4 bits]
PW : Port control word number [4 bits]
r : General register (One of the address from 00H to 0FH of BANKO)
( ), [ ] : Contents of register or memory
M (DH, DL) : Data memory specified by DH, DL

| $\begin{array}{\|l\|} \hline \text { 흘 } \\ \text { 르를 } \\ \underline{\underline{b}} \mathbf{0} \end{array}$ | Mnemonic | Operand |  | Function | Operational function | Instruction format |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1st | 2nd |  |  | f | e | d | c | b | a | 98 | 7 | 65 | 4 | 3 | 2 | 0 |
|  | AD | r | M | Add M to r | $r \leftarrow(r)+(M)$ | 0 | 1 | 0 | 0 | 0 | 0 | DH |  | DL |  |  | $r$ |  |
|  | ADS | $r$ | M | Add $M$ to $r$, then skip if carry | $r \leftarrow(r)+(M)$, skip if carry | 0 | 1 | 0 | 0 | 0 | 1 | DH |  | DL |  |  | r |  |
|  | AC | $r$ | M | Add M to r with carry | $r \leftarrow(r)+(M)+C$ | 0 | 1 | 0 | 0 | 1 | 0 | DH |  | DL |  |  | $r$ |  |
|  | ACS | $r$ | M | Add M to $r$ with carry, then skip if carry | $r \leftarrow(r)+(M)+C$ <br> skip if carry | 0 | 1 | 0 | 0 | 1 | 1 | DH |  | DL |  |  | r |  |
|  | AI | M | 1 | Add I to M | $\mathrm{M} \leftarrow(\mathrm{M})+\mathrm{I}$ | 0 | 1 | 0 | 1 | 0 | 0 | DH |  | DL |  |  | I |  |
|  | AIS | M | 1 | Add I to M, then skip if carry | $\mathrm{M} \leftarrow(\mathrm{M})+\mathrm{l}$, skip if carry | 0 | 1 | 0 | 1 | 0 | 1 | DH |  | DL |  |  | 1 |  |
|  | AIC | M | 1 | Add I to M with carry | $\mathrm{M} \leftarrow(\mathrm{M})+\mathrm{I}+\mathrm{C}$ | 0 | 1 | 0 | 1 | 1 | 0 | DH |  | DL |  |  | I |  |
|  | AICS | M | 1 | Add I to M with carry, then skip if carry | $\mathrm{M} \leftarrow(\mathrm{M})+\mathrm{I}+\mathrm{C},$ <br> skip if carry | 0 | 1 | 0 | 1 | 1 | 1 | DH |  | DL |  |  | 1 |  |
|  | SU | $r$ | M | Subtract M from r | $r \leftarrow(r)-(M)$ | 0 | 1 | 1 | 0 | 0 | 0 | DH |  | DL |  |  | r |  |
|  | SUS | $r$ | M | Subtract M from r, then skip if borrow | $\mathrm{r} \leftarrow(\mathrm{r})-(\mathrm{M}),$ <br> skip if borrow | 0 | 1 | 1 | 0 | 0 | 1 | DH |  | DL |  |  | $r$ |  |
|  | SB | $r$ | M | Subtract M from $r$ with borrow | $r \leftarrow(\mathrm{r})-(\mathrm{M})-\mathrm{b}$ | 0 | 1 | 1 | 0 | 1 | 0 | DH |  | DL |  |  | r |  |
|  | SBS | $r$ | M | Subtract M from $r$ with borrow, then skip if borrow | $\mathrm{r} \leftarrow(\mathrm{r})-(\mathrm{M})-\mathrm{b},$ <br> skip if borrow | 0 | 1 | 1 | 0 | 1 | 1 | DH |  | DL |  |  | r |  |
|  | SI | M | 1 | Subtract I from M | $\mathrm{M} \leftarrow(\mathrm{M})-\mathrm{l}$ | 0 | 1 | 1 | 1 | 0 | 0 | DH |  | DL |  |  | I |  |
|  | SIS | M | 1 | Subract I from M, then skip if borrow | $\mathrm{M} \leftarrow(\mathrm{M})-\mathrm{I},$ skip if borrow | 0 | 1 | 1 | 1 | 0 | 1 | DH |  | DL |  |  | 1 |  |
|  | SIB | M | 1 | Subtract I from M with borrow | $\mathrm{M} \leftarrow(\mathrm{M})-\mathrm{l}-\mathrm{b}$ | 0 | 1 | 1 | 1 | 1 | 0 | DH |  | DL |  |  | 1 |  |
|  | SIBS | M | 1 | Subtract I from M with borrow, then skip if borrow | $\mathrm{M} \leftarrow(\mathrm{M})-\mathrm{I}-\mathrm{b},$ skip if borrow | 0 | 1 | 1 | 1 | 1 | 1 | DH |  | DL |  |  | I |  |

Continued on next page.

Continued from preceding page.

$\square$ Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
■ In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
■ No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
$\square$ Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.

■ Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of March, 2000. Specifications and information herein are subject to change without notice.


[^0]:    The halt mode current drain is due to 20 instructions being executed every 125 ms .

