# 

# Low-Power, Adjustable Battery Monitors with Hysteresis and Integrated µP Reset

# **General Description**

The MAX6846–MAX6849 are a family of ultra-low-power battery monitors with integrated microprocessor ( $\mu$ P) supervisors. The user-adjustable battery monitors are offered with single or dual low-battery output options that can be used to signal when the battery is OK (enabling full system operation), when the battery is low (for low-power system operation), and when the battery is dead (to disable system operation). These devices also have an independent  $\mu$ P supervisor that monitors V<sub>CC</sub> and provides an active-low reset output. A manual reset function is available to reset the  $\mu$ P with a pushbutton.

The MAX6846–MAX6849 are ideal for single-cell lithiumion (Li+) or multicell alkaline/NiCd/NiMH applications. When the battery voltage drops below each adjusted low threshold, the low-battery outputs are asserted to alert the system. When the voltage rises above the adjusted high thresholds, the outputs are deasserted after a 150ms minimum timeout period, ensuring the voltages have stabilized before power circuitry is activated or providing microprocessor reset timing.

These devices have user-adjustable battery threshold voltages, providing a wide hysteresis range to prevent chattering that can result due to battery recovery after load removal. Single low-battery outputs are supplied by the MAX6846/MAX6847 and dual low-battery outputs are supplied by the MAX6848/MAX6849. All battery monitors have open-drain low-battery outputs.

The MAX6846–MAX6849 monitor system voltages (V<sub>CC</sub>) from 1.8V to 3.3V with seven fixed reset threshold options. Each device is offered with two minimum reset timeout periods of 150ms or 1200ms. The MAX6846/MAX6848 are offered with an open-drain RESET output and the MAX6847/MAX6849 are offered with a push-pull RESET output.

The MAX6846–MAX6849 are offered in a SOT23 package and are fully specified over a -40°C to +85°C temperature range.



# Features

- User-Adjustable Thresholds for Monitoring Single-Cell Li+ or Multicell Alkaline/NiCd/NiMH Applications
- Single and Dual Low-Battery Output Options
- ♦ Independent µP Reset with Manual Reset
- Factory-Set Reset Thresholds for Monitoring 1.8V to 3.3V Systems
- Available with 150ms (min) or 1.2s (min) V<sub>CC</sub> Reset Timeout Period Options
- ♦ 150ms (min) LBO Timeout Period
- Immune to Short-Battery Voltage Transients
- ♦ Low Current (2.5µA, typ at 3.6V)
- ♦ -40°C to +85°C Operating Temperature Range
- Small 8-Pin SOT23 Packages

# Ordering Information

| PART         | TEMP RANGE     | PIN-PACKAGE |
|--------------|----------------|-------------|
| MAX6846KA_DT | -40°C to +85°C | 8 SOT23-8   |
| MAX6847KA_DT | -40°C to +85°C | 8 SOT23-8   |
| MAX6848KA_DT | -40°C to +85°C | 8 SOT23-8   |
| MAX6849KA_DT | -40°C to +85°C | 8 SOT23-8   |

**Note:** The first "\_" is the V<sub>CC</sub> reset threshold level, suffix found in Table 1. The "\_" after the D is a placeholder for the reset timeout period suffix found in Table 2. All devices are available in tape-and-reel only. There is a 2500 piece minimum order increment for standard versions (see Standard Versions table). Sample stock is typically held on standard versions only. Nonstandard versions require a minimum order increment of 10,000 pieces. Contact factory for availability.

# Pin Configurations



# M/IXI/M

Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

## **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DD</sub> , V <sub>CC</sub> to GND | 0.3V to +6V*                        |
|------------------------------------------|-------------------------------------|
| Open-Drain LBO, LBOH, LBOL to GND.       | 0.3V to +6V*                        |
| Open-Drain RESET to GND                  |                                     |
| Push-Pull RESET to GND                   | 0.3V to (V <sub>CC</sub> + 0.3V)    |
| HTHIN, LTHIN to GND                      | 0.3V to (V <sub>DD</sub> + 0.3V)    |
| MR to GND                                | 0.3V to (V <sub>CC</sub> + $0.3V$ ) |
| Input/Output Current, All Pins           | 20mA                                |

\*Applying 7V for a duration of 1ms does not damage the device.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

(V<sub>DD</sub> = 1.6V to 5.5V, V<sub>CC</sub> = 1.2V to 5.5V, T<sub>A</sub> = -40°C to +85°C, unless otherwise specified. Typical values are at T<sub>A</sub> = +25°C.) (Note 1)

| PARAMETER                                        | SYMBOL            | CONDITIONS                                                                                    | MIN | ТҮР | МАХ | UNITS |  |
|--------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|
| V <sub>DD</sub> Operating Voltage Range          | V <sub>DD</sub>   |                                                                                               | 1.6 |     | 5.5 | V     |  |
|                                                  | V <sub>CC</sub>   | $T_A = 0^{\circ}C \text{ to } +85^{\circ}C$                                                   | 1.0 |     | 5.5 | V     |  |
| V <sub>CC</sub> Operating Voltage Range          |                   | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                                 | 1.2 |     | 5.5 | - V   |  |
| V <sub>CC</sub> + V <sub>DD</sub> Supply Current | ICC + IDD         | $V_{DD}$ = 3.6V, $V_{CC}$ = 3.3V, no load (Note 2)                                            |     | 2.5 | 7   | μA    |  |
| MAX6846/MAX6847 VDD THRESI                       | HOLDS             |                                                                                               |     |     |     |       |  |
| HTHIN Threshold                                  | V <sub>HTH</sub>  | HTHIN rising, $\overline{LBO}$ is deasserted when HTHIN rises above $V_{HTH}$                 | 600 | 615 | 630 | mV    |  |
| LTHIN Threshold                                  | VLTH              | LTHIN falling, $\overline{LBO}$ is asserted when LTHIN falls below $V_{LTH}$                  | 600 | 615 | 630 | mV    |  |
| MAX6848/MAX6849 VDD THRESI                       | HOLDS             | · · ·                                                                                         |     |     |     |       |  |
| HTHIN+ Threshold                                 | V <sub>HTH+</sub> | HTHIN rising, $\overline{\text{LBOH}}$ is deasserted when HTHIN rises above $V_{\text{HTH+}}$ | 600 | 615 | 630 | mV    |  |
| HTHIN- Threshold                                 | Vhth-             | HTHIN falling, $\overline{LBOH}$ is asserted when HTHIN falls below $V_{HTH\text{-}}$         | 567 | 582 | 597 | mV    |  |
| LTHIN+ Threshold                                 | V <sub>LTH+</sub> | LTHIN rising, $\overline{LBOL}$ is deasserted when LTHIN rises above $V_{LTH+}$               | 600 | 615 | 630 | mV    |  |
| LTHIN- Threshold                                 | V <sub>LTH-</sub> | LTHIN falling, $\overline{\text{LBOL}}$ is asserted when LTHIN falls below $V_{\text{LTH-}}$  | 567 | 582 | 597 | mV    |  |
| MAX6846-MAX6849                                  |                   | · · ·                                                                                         |     |     |     |       |  |
| HTHIN/LTHIN Leakage Current                      | I <sub>LKG</sub>  | $V_{\text{HTHIN}} \text{ or } V_{\text{LTHIN}} \ge 400 \text{mV}$                             |     |     | 20  | nA    |  |
| LBO, LBOL, LBOH Timeout Period                   | t <sub>LBOP</sub> | HTHIN/LTHIN rising above threshold                                                            | 150 | 225 | 300 | ms    |  |
| LBO, LBOL, LBOH Delay Time                       | tlbod             | HTHIN/LTHIN falling below threshold                                                           |     | 100 |     | μs    |  |
| LBO, LBOL, LBOH Output Low                       |                   | (V_DD or V_CC) $\geq$ 1.2V, I_SINK = 50µA, asserted low                                       |     |     | 0.3 | -     |  |
|                                                  |                   | $(V_{DD} \text{ or } V_{CC}) \ge 1.6V, I_{SINK} = 100 \mu A,$ asserted low                    |     |     | 0.3 |       |  |
|                                                  | V <sub>OL</sub>   | $(V_{DD} \text{ or } V_{CC}) \ge 2.7V, I_{SINK} = 1.2mA,$ asserted low                        |     |     | 0.3 | V     |  |
|                                                  |                   | $(V_{DD} \text{ or } V_{CC}) \ge 4.5V, I_{SINK} = 3.2mA,$ asserted low                        |     |     | 0.3 |       |  |



# **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = 1.6V \text{ to } 5.5V, V_{CC} = 1.2V \text{ to } 5.5V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise specified. Typical values are at T_A = +25^{\circ}C.)$  (Note 1)

| PARAMETER                                            | SYMBOL           | CONDITIONS                                                                   | MIN                   | ТҮР   | MAX   | UNITS |  |
|------------------------------------------------------|------------------|------------------------------------------------------------------------------|-----------------------|-------|-------|-------|--|
| LBO, LBOL, LBOH Output<br>Open-Drain Leakage Current |                  | Output deasserted                                                            |                       |       | 500   | nA    |  |
|                                                      |                  | MAX68 T                                                                      | 3.000                 | 3.075 | 3.150 | -     |  |
|                                                      |                  | MAX68 S                                                                      | 2.850                 | 2.925 | 3.000 |       |  |
|                                                      |                  | MAX68 R                                                                      | 2.550                 | 2.625 | 2.700 |       |  |
| V <sub>CC</sub> Reset Threshold                      | V <sub>TH</sub>  | MAX68 Z                                                                      | 2.250                 | 2.313 | 2.375 | V     |  |
|                                                      |                  | MAX68 Y                                                                      | 2.125                 | 2.188 | 2.250 |       |  |
|                                                      |                  | MAX68 W                                                                      | 1.620                 | 1.665 | 1.710 | -     |  |
|                                                      |                  | MAX68 V                                                                      | 1.530                 | 1.575 | 1.620 |       |  |
| V <sub>CC</sub> Reset Hysteresis                     |                  |                                                                              |                       | 0.3   |       | %     |  |
| V <sub>CC</sub> to RESET Delay                       | t <sub>RD</sub>  | $V_{CC}$ falling at 10mV/µs from (V_TH + 100mV) to (V_TH - 100mV)            |                       | 50    |       | μs    |  |
|                                                      |                  | MAX68 D3                                                                     | 150                   | 225   | 300   | ms    |  |
| $V_{CC}$ to RESET Timeout Period                     | t <sub>RP</sub>  | MAX68 D7                                                                     | 1200                  | 1800  | 2400  |       |  |
|                                                      | VIL              |                                                                              | 0.3 × V <sub>CC</sub> |       | V     |       |  |
| MR Input Voltage                                     | VIH              |                                                                              |                       |       |       |       |  |
| MR Minimum Pulse Width                               | tMPW             |                                                                              | 1                     |       |       | μs    |  |
| MR Glitch Rejection                                  |                  |                                                                              |                       | 100   |       | ns    |  |
| MR to RESET Delay                                    |                  |                                                                              |                       | 200   |       | ns    |  |
| MR Reset Timeout Period                              | t <sub>MRP</sub> |                                                                              | 150                   | 225   | 300   | ms    |  |
| MR Pullup Resistance                                 |                  | MR to V <sub>CC</sub>                                                        | 750                   | 1500  | 2250  | Ω     |  |
| MR Rising Debounce Period                            | t <sub>DEB</sub> | (Note 3)                                                                     | 150                   | 225   | 300   | ms    |  |
| RESET Output High<br>(Push-Pull)                     |                  | $V_{CC} \ge 1.53V$ , $I_{SOURCE} = 100\mu A$ , $\overline{RESET}$ deasserted | 0.8 x V <sub>CC</sub> |       |       |       |  |
|                                                      | VOH              | $V_{CC} \ge 2.55V$ , $I_{SOURCE} = 500\mu A$ , $\overline{RESET}$ deasserted | 0.8 x V <sub>CC</sub> |       |       | — V   |  |
| RESET Output Low                                     |                  | V <sub>CC</sub> ≥ 1.0V, I <sub>SINK</sub> = 50µA, RESET asserted             |                       |       | 0.3   |       |  |
|                                                      |                  | V <sub>CC</sub> ≥ 1.2V, I <sub>SINK</sub> = 100µA, RESET asserted            |                       |       | 0.3   |       |  |
|                                                      | Vol              | $V_{CC} \ge 2.12V$ , $I_{SINK} = 1.2mA$ , $\overline{RESET}$ asserted        |                       |       | 0.3   | V     |  |
| RESET Output Leakage Current<br>(Open Drain)         |                  | RESET deasserted                                                             |                       |       | 500   | nA    |  |

Note 1: Production testing done at  $T_A = +25^{\circ}C$ ; limits over temperature guaranteed by design only.

Note 2: The device is powered up by the highest voltage between  $V_{\text{DD}}$  and  $V_{\text{CC}}.$ 

**Note 3:** MR input ignores falling input pulses, which occur within the MR debounce period (t<sub>DEB</sub>) after a valid MR reset assertion. This prevents invalid reset assertion due to switch bounce.

 $(V_{DD} = 3.6V, V_{CC} = 3.3V)$ , unless otherwise specified. Typical values are at T<sub>A</sub> = +25°C.)







**Typical Operating Characteristics** 

MAX6846-MAX6849

M/IXI/M



**Typical Operating Characteristics (continued)** 







MAX6846-MAX6849

## **Pin Description**

| PIN             |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|-----------------|-----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MAX6846/MAX6847 | MAX6848/MAX6849 | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 1               | 1               | V <sub>DD</sub> | $V_{DD}$ Supply. Device power supply if $V_{DD}$ is greater than $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 2               | 2               | GND             | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 3               | 3               | LTHIN           | LTH Threshold Monitor Input. A resistor-divider network sets the low threshold associated with $\overline{\text{LBOL}}$ and $\overline{\text{LBO}}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 4               | _               | LBO             | Low-Battery Output, Active-Low, Open-Drain. $\overline{LBO}$ is asserted when LTHIN drops below the V <sub>LTH</sub> specification and remains asserted until HTHIN rises above the V <sub>HTH</sub> specification for at least 150ms.                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 5               | 5               | RESET           | Reset Output, Active-Low, Push-Pull, or Open-Drain. RESET goes from high to low when the V <sub>CC</sub> input drops below the selected reset threshold and remains low for the V <sub>CC</sub> reset timeout period after V <sub>CC</sub> exceeds the reset threshold. RESET is one-shot edge-trigger pulsed low for the MR reset timeout period when the MR input is pulled low. RESET is an open-drain output for the MAX6846/MAX6848, and a push-pull output for the MAX6849. The push-pull outputs are referenced to V <sub>CC</sub> . RESET is guaranteed to be in the correct logic state for V <sub>DD</sub> or V <sub>CC</sub> ≥ 10V. |  |
| 6               | _               | MR              | Manual Reset Input, Active-Low, Internal 1.5k $\Omega$ Pullup to V <sub>CC</sub> . Pull $\overline{\text{MR}}$ low to assert a one-shot reset output pulse for the $\overline{\text{MR}}$ reset timeout period. Leave unconnected or connect to V <sub>CC</sub> if unused. The $\overline{\text{MR}}$ input is debounced for $\overline{\text{MR}}$ rising edges to prevent false reset events.                                                                                                                                                                                                                                                |  |
| 7               | 7               | HTHIN           | HTH Threshold Monitor Input. A resistor-divider network sets the high threshold associated with LBOH and LBO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 8               | 8               | V <sub>CC</sub> | $V_{CC}$ Voltage Input. Input for $V_{CC}$ reset threshold monitor and device power supply if $V_{CC}$ is greater than $V_{DD}.$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| —               | 6               | LBOH            | Low-Battery Output High, Active-Low, Open-Drain. $\overline{\text{LBOH}}$ is asserted when HTHIN drops below the V <sub>HTH-</sub> specification. $\overline{\text{LBOH}}$ is deasserted when HTHIN rises above the V <sub>HTH+</sub> specification for at least 150ms.                                                                                                                                                                                                                                                                                                                                                                        |  |
| _               | 4               | LBOL            | Low-Battery Output Low, Active-Low, Open-Drain. $\overline{\text{LBOL}}$ is asserted when LTHIN drops below the V <sub>LTH</sub> - specification. $\overline{\text{LBOL}}$ is deasserted when LTHIN rises above the V <sub>LTH+</sub> specification for at least 150ms.                                                                                                                                                                                                                                                                                                                                                                        |  |

#### **Detailed Description**

The MAX6846–MAX6849 family is available with several monitoring options. The MAX6846/MAX6847 have single low-battery outputs and the MAX6848/MAX6849 have dual low-battery outputs (see Figures 1a and 1b).

The MAX6846–MAX6849 combine a 615mV reference with two comparators, logic, and timing circuitry to provide the user with information about the charge state of the power-supply batteries. The MAX6848/MAX6849 monitor separate high-voltage and low-voltage thresholds to determine battery status. The output(s) can be used to signal when the battery is charged, when the battery is low, and when the battery is empty. Useradjustable thresholds are ideal for monitoring singlecell Li+ or multicell alkaline/NiCd/NiMH power supplies.

When the power-supply voltage drops below the specified low threshold, the low-battery output asserts. When the voltage rises above the specified high threshold following a 150ms (min) timeout period, the low-battery output is deasserted. This ensures the supply voltage has stabilized before power-converter or microprocessor activity is enabled.

These devices also have an independent  $\mu$ P supervisor that monitors V<sub>CC</sub> and provides an active-low reset output. A manual reset function is available to allow the user to reset the  $\mu$ P with a pushbutton.





Figure 1a. MAX6847 Functional Diagram

#### Low-Battery Output

The low-battery outputs are available in active-low (LBO, LBOL, LBOH), open-drain configurations. The low-battery outputs can be pulled to a voltage independent of  $V_{CC}$  or  $V_{DD}$ , up to 5.5V. This allows the device to monitor and operate from direct battery voltage while interfacing to higher voltage microprocessors.

The MAX6846/MAX6847 single-output voltage monitors provide a single low-battery output, LBO. LBO asserts when LTHIN drops below V<sub>LTH</sub> and remains asserted for at least 150ms after HTHIN rises above V<sub>HTH</sub> (see Figure 2). The MAX6848/MAX6849 dual-output voltage monitors provide two low-battery outputs: LBOH and LBOL. LBOH asserts when HTHIN drops below V<sub>HTH</sub> and remains asserted for at least 150ms after HTHIN



Figure 1b. MAX6848 Functional Diagram

rises above V<sub>HTH+</sub>. <u>LBOL</u> asserts when LTHIN drops below V<sub>LTH-</sub> and remains asserted for at least 150ms after LTHIN rises above V<sub>LTH+</sub> (see Figure 3). For fastrising V<sub>DD</sub> input, the LBOL timeout period must complete before the LBOH timeout period begins.

#### **Reset Output**

The MAX6846–MAX6849 provide an active-low reset output (RESET). RESET is asserted when the voltage at V<sub>CC</sub> falls below the reset threshold level. Reset remains asserted for the reset timeout period after V<sub>CC</sub> exceeds the threshold. If V<sub>CC</sub> goes below the reset threshold before the reset timeout period is completed, the internal timer restarts (see Figure 4). The MAX6846/MAX6848 have open-drain reset outputs, while the MAX6847/MAX6849 have push-pull reset outputs.

# MAX6846-MAX6849



Figure 3. Dual Low-Battery Output Timing





MAX6846-MAX6849

#### **Manual Reset**

Many microprocessor-based products require manual reset capability, allowing the operator, a test technician, or external logic circuitry to initiate a reset while the monitored supplies remain above their reset thresholds. These devices have a dedicated active-low  $\overline{MR}$  pin. When MR is pulled low, RESET asserts a one-shot low pulse for the  $\overline{MR}$  reset timeout period. The  $\overline{MR}$  input has an internal 1.5k $\Omega$  pullup resistor to V<sub>CC</sub> and can be left unconnected if not used. MR can be driven with CMOSlogic levels, open-drain/open-collector outputs, or a momentary pushbutton switch to GND (the MR function is internally debounced for the tDEB timeout period) to create a manual reset function. If MR is driven from long cables, or if the device is used in a noisy environment, connect a 0.1 $\mu$ F capacitor from  $\overline{MR}$  to GND to provide additional noise immunity (see Figure 4).

#### Hysteresis

Hysteresis increases the comparator's noise margin by increasing the upper threshold or decreasing the lower threshold. The hysteresis prevents the output from oscillating (chattering) when monitor input is near the low-battery threshold. This is especially important for applications where the load on the battery creates significant fluctuations in battery voltages (see Figures 2 and 3).

For the MAX6846/MAX6847, hysteresis is set using three external resistors (see Figure 5). The MAX6848/MAX6849 have dual, low-battery input levels. Each input level has a 5% (typ) hysteresis.

## \_Applications Information

**Resistor-Value Selection (Programming the Adjustable Thresholds)** MAX6846/MAX6847

$$V_{LTH} = V_{HTH} = 615mV$$

$$V_{TRIPLOW} = V_{LTH} \times \left(\frac{R1 + R2 + R3}{R2 + R3}\right)$$

$$V_{TRIPHIGH} = V_{HTH} \times \left(\frac{R1 + R2 + R3}{R3}\right)$$

$$R_{TOTAL} = R1 + R2 + R3$$

Use the following steps to determine values for R1, R2, and R3 of Figure 5.

1) Choose a value for RTOTAL, the sum of R1, R2, and R3. Because the MAX6846/MAX6847 have very high input impedance, RTOTAL can be up to  $500k\Omega$ .



Figure 5. Adjustable Threshold Selection

 Calculate R3 based on RTOTAL and the desired upper trip point:

$$R3 = \frac{615mV \times R_{TOTAL}}{V_{TRIPHIGH}}$$

 Calculate R2 based on RTOTAL, R3, and the desired lower trip point:

$$R2 = \left(\frac{615mV \times R_{TOTAL}}{V_{TRIPLOW}}\right) - R3$$

4) Calculate R1 based on RTOTAL, R3, and R2:

$$R1 = R_{TOTAL} - R2 - R3$$

#### MAX6848/MAX6849

$$V_{LTH-} = V_{HTH-} = 582mV$$
  
LBOL low-trip level:

$$RIPLOW = V_{LTH-} \times \left(\frac{R1 + R2 + R3}{R2 + R3}\right)$$

VT

$$V_{\text{TRIPHIGH}} = V_{\text{HTH-}} \times \left(\frac{\text{R1} + \text{R2} + \text{R3}}{\text{R3}}\right)$$
$$R_{\text{TOTAL}} = \text{R1} + \text{R2} + \text{R3}$$

Use the following steps to determine values for R1, R2, and R3 of Figure 5.

- 1) Choose a value for  $R_{TOTAL}$ , the sum of R1, R2, and R3. Because the MAX6848/MAX6849 have very high input impedance,  $R_{TOTAL}$  can be up to 500k $\Omega$ .
- 2) Calculate R3 based on R<sub>TOTAL</sub> and the desired upper trip point:

$$R3 = \frac{582mV \times R_{TOTAL}}{V_{TRIPHIGH}}$$

3) Calculate R2 based on R<sub>TOTAL</sub>, R3, and the desired lower trip point:

$$R2 = \left(\frac{582mV \times R_{TOTAL}}{V_{TRIPLOW}}\right) - R3$$

4) Calculate R1 based on RTOTAL, R3, and R2:

5) **LBOL** high-trip level:

VTRIPLOW × 1.05

6) **LBOH** high-trip level:

VTRIPHIGH  $\times$  1.05

#### **Monitoring Multicell Battery Applications**

For monitoring multicell Li+ (or a higher number of alkaline/NiCd/NiMH cells), connect  $V_{DD}$  to a supply voltage between 1.6V to 5.5V. Figure 6 shows  $V_{DD}$  connected directly to  $V_{CC.}$  To calculate the values of R1, R2, and R3, see the *Resistor-Value Selection* section.

#### **DC-DC Converter Application**

The MAX6848/MAX6849 dual battery monitors can be used in conjunction with a DC-DC converter to power microprocessor systems using a single Li+ cell or two



Figure 6. Monitoring Multicell Li+ Applications

to three alkaline/NiCd/NiMH cells. The  $\overline{LBOH}$  output indicates that the battery voltage is weak, and is used to warn the microprocessor of potential problems. Armed with this information, the microprocessor can reduce system power consumption. The LBOL output indicates the battery is empty and system power should be disabled. By connecting LBOL to the SHDN pin of the DC-DC converter, power to the microprocessor is removed. Microprocessor power does not return until the battery has recharged to a voltage greater than V<sub>LTH+</sub> (see Figure 7).

# Table 1. Factory-Trimmed VCC ResetThreshold Levels

| PART NO.<br>SUFFIX<br>(_) | V <sub>CC</sub> NOMINAL<br>RESET<br>THRESHOLD (V) |
|---------------------------|---------------------------------------------------|
| Т                         | 3.075                                             |
| S                         | 2.925                                             |
| R                         | 2.625                                             |
| Z                         | 2.313                                             |
| Y                         | 2.188                                             |
| W                         | 1.665                                             |
| V                         | 1.575                                             |

# Table 2. VCC Reset Timeout Period SuffixGuide

| TIMEOUT       | ACTIVE TIMEO | ACTIVE TIMEOUT PERIOD (ms) |  |  |  |
|---------------|--------------|----------------------------|--|--|--|
| PERIOD SUFFIX | MIN          | MAX                        |  |  |  |
| D3            | 150          | 300                        |  |  |  |
| D7            | 1200         | 2400                       |  |  |  |



Figure 7. DC-DC Converter Application



# Selector Guide

| PART    | OPEN-DRAIN<br>RESET | PUSH-PULL RESET | SINGLE LOW-<br>BATTERY OUTPUT | DUAL LOW-BATTERY<br>OUTPUT |
|---------|---------------------|-----------------|-------------------------------|----------------------------|
| MAX6846 | Х                   | —               | Х                             | —                          |
| MAX6847 | —                   | Х               | Х                             | —                          |
| MAX6848 | Х                   | —               | —                             | Х                          |
| MAX6849 | —                   | Х               | _                             | Х                          |

## Standard Versions Table

| PART         | TOP MARK |
|--------------|----------|
| MAX6846KARD3 | AEJI     |
| MAX6846KASD3 | AEJD     |
| MAX6846KAWD3 | AEJK     |
| MAX6846KAZD3 | AEJJ     |
| MAX6847KARD3 | AEJE     |
| MAX6847KASD3 | AEJL     |
| MAX6847KAWD3 | AEJN     |
| MAX6847KAZD3 | AEJM     |
| MAX6848KARD3 | AEJP     |
| MAX6848KASD3 | AEJO     |
| MAX6848KAWD3 | AEJR     |
| MAX6848KAZD3 | AEJQ     |
| MAX6849KARD3 | AEJT     |
| MAX6849KASD3 | AEJS     |
| MAX6849KAWD3 | AEJV     |
| MAX6849KAZD3 | AEJU     |

# Typical Application Circuit



## \_Chip Information

TRANSISTOR COUNT: 1478 PROCESS: BICMOS

## **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <u>www.maxim-ic.com/packages</u>.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

#### 12

\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

© 2003 Maxim Integrated Products

Printed USA

is a registered trademark of Maxim Integrated Products.