## ASSP Single Serial Input PLL Frequency Synthesizer On-Chip prescaler <br> MB15C03

## ■ DESCRIPTION

The Fujitsu MB15C03 is a serial input Phase Locked Loop (PLL) frequency synthesizer with a prescaler. A 64/
65 division is available for the prescaler that enables pulse swallow operation.
This operates with a supply voltage of 1.0 V ( min .).
MB15C03 is suitable for mobile communications, such as paging systems.

## ■ FEATURES

- Frequency operation

$$
90 \mathrm{MHz} @ \mathrm{VDD}=1.0 \text { to } 1.5 \mathrm{~V}
$$

$120 \mathrm{MHz} @ \mathrm{~V}_{\mathrm{dD}}=1.2$ to 1.5 V

- Separate power supply : $\mathrm{V}_{\mathrm{DD}}=1.0$ to 1.5 V (for overall system)
$\mathrm{V}=2.0 \mathrm{~V}$ to 3.5 V (for a charge pump)
- Power saving function
- Pulse swallow function: 64/65
- Serial input 14-bit programmable reference divider: $R=5$ to 16,383
- Serial input 18-bit programmable divider consisting of:
- Binary 6-bit swallow counter: 0 to 63
- Binary 12-bit programmable counter: 5 to 4,095
- Wide operating temperature: $\mathrm{Ta}=-20$ to $+60^{\circ} \mathrm{C}$
- Plastic 16-pin SSOP package (FPT-16P-M05)


## PACKAGE

| This device contains circuitry to protect the inputs against damage due to high static voltages or electroc fields. However, it is advised that normal precautions |
| :--- | :--- |
| be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. |

## MB15C03

## PIN ASSIGNMENT



## PIN DESCRIPTIONS

| Pin no. | Pin name | 1/0 | System | Descriptions |
| :---: | :---: | :---: | :---: | :---: |
| 1 | VDD | - | 1 V | Power supply voltage |
| 2 | Clock | I | 1 V | Clock input for the shift register. <br> Data is shifted into the shift register on the rising edge of the clock. |
| 3 | Data | 1 | 1 V | Serial data input using binary code. |
| 4 | LE | 1 | 1 V | Load enable signal input <br> When LE is high, the data in the shift register is transferred to a latch, according to the control bit in the serial data. |
| 5 | fin | 1 | 1 V | Prescaler input. <br> A bias circuit and amplifier are at input port. Connection with an external VCO should be done by AC coupling. |
| 6 | PS | 1 | 1 V | Power saving mode control. This pin must be set at "L" at Power-ON. PS = "H" ; Normal mode <br> PS = "L" ; Power saving mode |
| 7 | LD | O | 1 V | Lock detector signal output. <br> When a PLL is locking, LD outputs " H ". <br> When a PLL is not locking, LD outputs " L ". |
| 8 | Do | O | 3 V | Charge pump output. <br> Phase of the charge pump can be reversed by FC input. The Do output may be inverted by FC input. The relationships between the programmable reference divider output(fr) and the programmable divider output( $\left(\mathrm{f}_{\mathrm{p}}\right)$ are shown below; $\begin{aligned} & \mathrm{f}_{\mathrm{r}}>\mathrm{f}_{\mathrm{p}} \text { : "H" level (FC= "L"), "L" level (FC= "H") } \\ & \mathrm{fr}_{\mathrm{f}} \mathrm{f}_{\mathrm{p}} \text { : High impedance } \\ & \mathrm{fr}_{\mathrm{r}} \text { \& } \mathrm{f}_{\mathrm{p}} \text { : "L" level (FC= "L"), "H" level (FC= "H") } \\ & \hline \end{aligned}$ |
| 9 | $\mathrm{V}_{P}$ | - | 3 V | Power supply for the charge pump. |
| 10 | $f r$ | O | 1 V | Programmable reference counter output (fr) monitoring pin. |
| 11 | $\mathrm{fp}_{\mathrm{p}}$ | O | 1 V | Programmable counter output (fp) monitoring pin. |
| 12 | FC | 1 | 1 V | Phase comparator input select pin. |
| 13 | TEST | 1 | 1 V | Test mode select pin. (Pull down resistor) <br> Setting this pin to "H", test mode becomes available. Please set this pin to ground or open usually. |
| 14 | OSCout | O | 1 V | Oscillator output. Connection for an external crystal. |
| 15 | OSCIn | 1 | 1 V | Programmable reference divider input. Oscillator input. <br> Clock can be input to OSCIn from outside. In the case, please leave OSCout pin open and make connection with OSCIN as AC coupling. |
| 16 | Vss | - | - | Ground. |

## BLOCK DIAGRAM



## ABSOLUTE MAXIMUM RATINGS

| Parameter | Symbol | Rating |  | Unit | Remark |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. |  |  |
| Power supply voltage | VdD | GND -0.5 | +2.0 | V |  |
|  | Vp | GND -0.5 | +5.0 | V |  |
| Input voltage | Vin | GND -0.5 | VDD +0.5 | V |  |
| Output voltage | Vout | GND -0.5 | VdD +0.5 | V |  |
|  | Voutp | GND -0.5 | $\mathrm{V} P+0.5$ | V |  |
| Output current | lout | -10 | +10 | mA |  |
| Operating temperature | Ta | -20 | +60 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | Tstg | -40 | +125 | ${ }^{\circ} \mathrm{C}$ |  |

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

■ RECOMMENDED OPERATING CONDITIONS

| Parameter | Symbol | Value |  |  |  | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |
|  |  | Min. | Typ. | Max. |  |  |
| Power supply voltage | VDD | 1.0 | - | 1.5 | V | For 90 MHz <br> For 120 MHz |
|  |  | 1.2 | - | 1.5 |  |  |
| Input voltage | V | 2.0 | - | 3.5 | V |  |
| Operating temperature | Ta | GND | - | VDD | V |  |

WARNING: Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges.
Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representative beforehand.

## Handling Precautions

- This device should be transported and stores in anti-static containers.
- This is a static-sensitive device; take proper anti-ESD precautions. Ensure that personnel and equipment are properly grounded. Cover workbenches with grounded conductive mats.
- Always turn the power supply off before inserting or removing the device from its socket.
- Protect leads with a conductive sheet when handling or transporting PC boards with devices.


## ELECTRICAL CHARACTERISTICS

(For 90 MHz : $\mathrm{VDD}=1.0 \mathrm{~V}$ to $1.5 \mathrm{~V}, \mathrm{Vp}=2.0 \mathrm{~V}$ to $3.5 \mathrm{~V}, \mathrm{Ta}=-20^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$ )
(For 120 MHz : $\mathrm{VDD}=1.2 \mathrm{~V}$ to $1.5 \mathrm{~V}, \mathrm{VP}=2.0 \mathrm{~V}$ to $3.5 \mathrm{~V}, \mathrm{Ta}=-20^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$ )

| Parameter |  |  | Symbol | Condition | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. ${ }^{3}$ |  | Typ. ${ }^{4}$ | Max. |  |
| Supply current |  | Active Mode |  | $1 \mathrm{~d}{ }^{11}$ | $\begin{aligned} & (\mathrm{VDD}=1.0 \mathrm{~V} / 90 \mathrm{MHz}) \\ & (\mathrm{VDD}=1.2 \mathrm{~V} / 120 \mathrm{MHz}) \end{aligned}$ | - | $\begin{aligned} & 0.5 \\ & 0.7 \end{aligned}$ | $\begin{aligned} & \hline 1.0 \\ & 1.4 \end{aligned}$ | mA |
| Power saving current |  | Power saving mode | Idds ${ }^{2}$ | $\begin{aligned} & (\mathrm{VDD}=1.0 \mathrm{~V}) \\ & (\mathrm{VDD}=1.2 \mathrm{~V}) \end{aligned}$ | 二 | $\begin{aligned} & \hline 10 \\ & 15 \end{aligned}$ | $\begin{aligned} & \hline 100 \\ & 120 \end{aligned}$ | $\mu \mathrm{A}$ |
| Operating frequency |  | fin | fin | $\begin{aligned} & (\mathrm{VDD}=1.0 \mathrm{~V} \text { to } 1.5 \mathrm{~V}) \\ & (\mathrm{VDD}=1.2 \mathrm{~V} \text { to } 1.5 \mathrm{~V}) \end{aligned}$ | $\begin{aligned} & \hline 10 \\ & 10 \end{aligned}$ | — | $\begin{gathered} 90 \\ 120 \end{gathered}$ | MHz |
|  |  | OSCIN | fosc | - | 5 | - | 20 | MHz |
| Input sensitivity | fin |  | Vfin | - | -4.0 | - | - | dBm |
|  | OSCIn |  | Vosc | - | -4.0 | - | - | dBm |
| Input voltage | Except for fin and OSCIn | "H" level | Vıн | - | $\begin{gathered} \text { VDD - } \\ 0.2 \end{gathered}$ | - | - | V |
|  |  | "L" level | VIL | - | - | - | 0.2 |  |
| Input current | Except for fin, OSCIN and TEST | "H" level | IIH | $\mathrm{VIN}=\mathrm{VdD}$ | - | - | +1.0 | $\mu \mathrm{A}$ |
|  |  | "L" level | IIL | VIN = GND | -1.0 | - | - |  |
| Output voltage | Except for OSCout | "H" level | Voн | $\mathrm{IOH}=-0.3 \mathrm{~mA}$ | $\begin{gathered} \text { VDD- } \\ 0.2 \end{gathered}$ | - | - | V |
|  |  | "L" level | Vol | $\mathrm{loL}=0.3 \mathrm{~mA}$ | - | - | 0.2 |  |
|  | Do | "H" level | Vонр | $\mathrm{IOHP}=-1.0 \mathrm{~mA}$ | $\begin{gathered} \hline V_{P-} \\ 0.2 \end{gathered}$ | - | - | V |
|  |  | "L" level | Volp | $\mathrm{loLP}=1.0 \mathrm{~mA}$ | - | - | 0.2 |  |
| High impedance cutoff current | Do |  | loff | Vout $=$ GND to $\mathrm{V}_{\mathrm{P}}$ | -100 | - | 100 | nA |

*1: Conditions; fin $=90 \mathrm{MHz}$ or $120 \mathrm{MHz}, 16.0 \mathrm{MHz}$ crystal between OSCIn and OSCout, Inputs except for fin, OSCIN and TEST are grounded, Outputs are opened.
*2: Conditions; PS = Low, Inputs are grounded except for fin, OSCIn and TEST. Outputs are opened.
*3: Condition; $\mathrm{Ta}=25^{\circ} \mathrm{C}$
*4: Condition; $\mathrm{Ta}=-20^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$

## FUNCTIONAL DESCRIPTIONS

## 1. Pulse Swallow Function

The divide ratio can be calculated using the following equation:

$$
\left.\begin{array}{rl}
f v c o= & {[(M \times N)+A] x \text { fosc } \div R \quad(A<N)} \\
& f v c o:
\end{array}\right) \text { Output frequency of external voltage controlled oscillator (VCO) }
$$

## 2. Circuit Description

## (1) Intermittent operation

The intermittent operation of the MB15C03 refers to the process of activating and deactivating its internal circuit thus saving power dissipation otherwise consumed by the circuit. If the circuit is simply restarted from the power saving state, however, the phase relation between the reference frequency ( fr ) and the programmable frequency ( $\mathrm{fp}_{\mathrm{p}}$ ), which are the input to the phase comparator, is not stable even when they are of the same value. This may cause the phase comparator to generate an excessively large error signal, resulting in an out-of-synth lock frequency.

To preclude the occurrence of this problem, the MB15C03 has an intermittent mode control circuit which forces the frequencies into phase with each other when the IC is reactivated, thus minimizing the error signal and resultant lock frequency fluctuations. The intermittent mode control circuit is controlled by the PS pin. Setting pin PS high provides the normal operation mode and setting the pin low provides the power saving mode. The MB15C03 behavior in the active and power saving modes is summarized below.
Active mode ( $\mathrm{PS}=$ " H ")
All MB15C03 circuits are active and provide the normal operation.

## Power saving mode (PS = " L ")

The MB15C03 stops any circuits that consume power heavily as well as cause little inconvenience when deactivated and enters the low-power dissipation state. Do and LD pins take the same state as when the PLL is locked. Do pin becomes a high-impedance state.

Applying the intermittent operation by alternating the active and power saving modes, and also forcing the phases of $f_{r}$ and $f_{p}$ to synchronize when it switches from stand by to active modes, the MB15C03 can keep the power dissipation of its entire circuitry to the minimum.

## MB15C03

## (2) Programmable divider

The fvco input through fin pin is divided by the programmable divider and then output to the phase comparator as fp. It consists of a dual modulus prescaler, a 6-bit binary swallow counter, a 12-bit binary programmable counter, and a controller which controls the divide ratio of the prescaler.

Divide ratio range:
Prescaler: $M=64, M+1=65$
Swallow counter : $\mathrm{A}=0$ to 63
Programmable counter: $\mathrm{N}=5$ to 4095
The MB15C03 uses the pulse swallow method; consequently, the divide rations of the swallow and programmable counters must satisfy the relationship $\mathrm{N}>\mathrm{A}$.

The total divide ratio of the programmable divider is calculated as follows:
Total divide ratio $=(M+1) \times A+M \times(N-A)=M \times N+A=64 \times N+A$
When $N$ is set within $5 \leq N \leq 63$, the possible divide ratio $A$ of the swallow counter can take values $0 \leq A \leq N-1$ because $N$ must be greater than $A$. For example, $0 \leq A \leq 19$ is allowed when $N=20$ but $20 \leq A \leq 63$ is not allowed in that case. Consequently, $\mathrm{N} \geq 64$ must be satisfied for the total divider to be set within $0 \leq \mathrm{A} \leq 63$.

The $f_{p}$ and fin have the following relation:
$f_{p}=\operatorname{fin}^{\prime}(64 \times N+A)$

## (3) Programmable reference divider

The programmable reference divider divides the reference oscillation frequency (fosc) from the crystal oscillator connected between OSCIn and OSCout pins or from the external oscillator input taken in directly through OSCIn, pin and then, sends the resultant fr to the phase comparator. It consists of a 14-bit binary programmable reference counter. When the output from the external oscillator is to be input directly to OSCIn pin, the connection must be AC coupled and OSCout pin is left open. Also, to prevent OSCout from malfunctioning, its traces on the printed circuit board must be kept minimal or eliminated entirely; whenever possible, it must be free of any form of load.
The following divider is used:
Programmable reference counter: $\mathrm{R}=5$ to 16383
The $f_{r}$ and fosc have the following relation:

$$
\mathrm{fr}_{\mathrm{r}}=\mathrm{fosc} / \mathrm{R}
$$

## (4) Phase comparator

The phase comparator detects the phase difference between the outputs $f r$ and $f_{p}$ from the dividers and generates an error signal that is proportional to phase difference. The outputs from the phase comparator include Do which takes on one of the three states, namely, "L" (low), "H" (high), and "Z" (high impedance), and is sent to the LPF LD which indicates the PLL lock or unlock states.

## (a) Phase comparator

The phase comparator detects the phase error between $f_{r}$ and $f_{p}$, then generates an error signal that is proportional to the phase error. The roles of the $f_{r}$ and $f_{p}$ supplied to the phase comparator may be reversed by switching the logical input level of pin FC. This inverts the logical level of the Do output. The logical level of Do output may be selected according to the characteristics of the external LPF and the VCO. (Refer to Table 1.)

## MB15C03

Table. 1 Phass comparator inputs/output relationships

| FC | "L" | "H" |
| :---: | :---: | :---: |
| $\mathrm{fr}_{\mathrm{r}}>\mathrm{f}_{\mathrm{p}}$ | H | L |
| $\mathrm{fr}_{\mathrm{r}}=\mathrm{fp}_{\mathrm{p}}$ | Z | Z |
| $\mathrm{fr}_{\mathrm{r}}<\mathrm{f}_{\mathrm{p}}$ | L | H |

(b) Phase comparator input/output waveforms

The phase comparator outputs logic levels summarized in Table 1, according to the phase error between fr and fp .
The pulse width of the phase comparator outputs are identical and equal to the phase error between fr and $\mathrm{f}_{\mathrm{p}}$ as shown in Figure 1.

Figure 1 Phase comparator input/output waveforms


High Z : High impedance state

## MB15C03

## (c) Lock detector

The lock detector detects the lock and unlock states of the PLL. The lock detector outputs " H " when the PLL enters the lock state and outputs " L " when the PLL enters the unlock state as shown in Figure 2. When PS $=$ " $L$ ", the lock detector outputs " H " compulsorily.

Figure 2 Phase comparator input/output waveforms (lock detector)


## 3. Setting the Divide Ratio

## (1) Serial data format

The format of the serial data is shown is Figure 3. The serial data is composed of control bits and divide ratio setting data. The contorl bits select the programmable divider or programmable reference divider.

In case of the programmable divider, serial data consists of 18 bits ( 6 bits for the swallow counter and 12 bits for the programmable counter) and control bits as shown in Figure 3.1. In case of the programmable reference divider, the serial data consists of 14 bits and 2 control bits as shown in Figure 3.2.
The control bits are set to: $\quad \mathrm{CO}=\mathrm{C} 1=0 \quad$ for the programmable divider
$C 0=0, C 1=1 \quad$ for the programmable reference divider.

Figure 3 Serial data format


Figure 3.1 Divide ratio for the programmable divider


Figure 3.2 Divide ratio for the programmable reference divider

## (2) The flow of serial data

Serial data is received via data pin in synchronization with the clock input and loaded into shift register which contains the divide ratio setting data and into the control register which contains the control bit. The logical product (through the AND gate in Figure 4) of LE and the control register output (i.e., control bit) is fed to the enable input of the latches. Accordingly, when LE is set high, the latch for the divider identitied by the control bit is enabled and the divide ratio data from the shift register is loaded into the selected counter(s).

Figure 4 The flow of serial data


## (3) Setting the divide ratio for the programmable divider

Columns A0 to A5 of Table.2.1 represent the divide ratio of the swallow counter and columns N0 to N11 of Table.2.2 represent the divide ratio of programmable counter. The control bit is set to 0 .

Table. 2 Divide ratio for the programmable divider
Table.2.1 Swallow counter divider A
Table.2.2 Programmable counter divider $\mathbf{N}$

| Divide <br> ratio <br> (A) | $\mathbf{A}$ <br> $\mathbf{0}$ | $\mathbf{A}$ <br> $\mathbf{1}$ | $\mathbf{A}$ <br> $\mathbf{2}$ | $\mathbf{A}$ <br> $\mathbf{3}$ | $\mathbf{A}$ <br> $\mathbf{4}$ | $\mathbf{A}$ <br> $\mathbf{5}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ |
| 63 | 1 | 1 | 1 | 1 | 1 | 1 |


| Divide <br> ratio <br> (N) | $\mathbf{N}$ <br> $\mathbf{0}$ | $\mathbf{N}$ <br> $\mathbf{1}$ | $\mathbf{N}$ <br> $\mathbf{2}$ | $\mathbf{N}$ <br> $\mathbf{3}$ | $\mathbf{N}$ <br> $\mathbf{4}$ | $\mathbf{N}$ <br> $\mathbf{5}$ | $\mathbf{N}$ <br> $\mathbf{6}$ | $\mathbf{N}$ <br> $\mathbf{7}$ | $\mathbf{N}$ <br> $\mathbf{8}$ | $\mathbf{N}$ <br> $\mathbf{9}$ | $\mathbf{N}$ <br> $\mathbf{1 0}$ | $\mathbf{N}$ <br> $\mathbf{1 1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 6 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ |
| 4095 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Note: Less than 5 is prohibited.

## MB15C03

## (4) Setting the divide ratio for the programmable reference divider

Columns R0-R13 of Table 3 represent the divide ratio of the programmable reference counter. The control bit is set to 1 .

Table. 3 Divide ratio for the programmable reference divider

| Divide <br> ratio <br> $\mathbf{( R )}$ | $\mathbf{R}$ <br> $\mathbf{0}$ | $\mathbf{R}$ <br> $\mathbf{1}$ | $\mathbf{R}$ <br> $\mathbf{2}$ | $\mathbf{R}$ <br> $\mathbf{3}$ | $\mathbf{R}$ <br> $\mathbf{4}$ | $\mathbf{R}$ <br> $\mathbf{5}$ | $\mathbf{R}$ <br> $\mathbf{6}$ | $\mathbf{R}$ <br> $\mathbf{7}$ | $\mathbf{R}$ <br> $\mathbf{8}$ | $\mathbf{R}$ <br> $\mathbf{9}$ | $\mathbf{R}$ <br> $\mathbf{1 0}$ | $\mathbf{R}$ <br> $\mathbf{1 1}$ | $\mathbf{R}$ <br> $\mathbf{1 2}$ | $\mathbf{R}$ <br> $\mathbf{1 3}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 6 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ |
| 16383 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Note: Less than 5 is prohibited.

## (5) Setting data input timing

The MB15C03 uses 20 bits of serial data for the programmable divider and 16 bits for the programmable reference divider. When more bits of serial data than defined for the target divider are received, only the last valid serial data bits are effective.
To set the divide ratio for the MB15C03 dividers, it is necessary to supply the Data, Clock, and LE signals at the timing shown in Figure 5.
$\begin{array}{ll}\mathrm{t}_{1}(\geq 0.5 \mu \mathrm{~s}) \text { : Data setup time } \quad \mathrm{t}_{2}(\geq 05 \mu \mathrm{~s}) \text { : Data hold time } & \mathrm{t}_{3}(\geq 0.5 \mu \mathrm{~s}) \text { : Clock pulse width } \\ \mathrm{t}_{4}(\geq 0.5 \mu \mathrm{~s}) \text { : LE setup time to the rising edge of last clock } & \mathrm{t}_{5}(\geq 0.5 \mu \mathrm{~s}) \text { : LE pulse width }\end{array}$

Figure 5 Serial data input timing


Since the divide rations are unpredictable when the MB15C03 is turned on, it is necessary to initialize the divide ratio for both dividers at power-on time. As shown in Figure 6, after setting the divide ratio for one of the dividers (e.g., programmable reference divider), set LE to " H " level before setting the divide ratio for the other divider (e.g., programmable divider). To change the divide ratio of one of the dividers after initialization, input the serial data only for that divider (the divide ratio for the other divider is preserved).

Figure 6 Inputting serial data (Setting divisors)


## TYPICAL CHARACTERISTIC CURVES

## 1. fin Input Sensitivity Characteristics


2. OSCIn Input Sensitivity Characteristics


## 3. fin Power Supply Voltage Dependency



## 4. OSCin Power Supply Voltage Dependency



## 5. Power Supply Current Characteristics



Power supply voltage vs. Power supply current


## 6. Idd (Lock) Power Supply Voltage Dependency




## 7. Do (Chargepump) Power Supply Voltage Dependency




## 8. Spectrum Waveforms



- LOCK Frequency: 130.0 MHz $(\mathrm{fr}=25 \mathrm{kHz})$
- $\mathrm{V}_{\mathrm{DD}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{p}}=3.0 \mathrm{~V}$
$\mathrm{Ta}=+25^{\circ} \mathrm{C}$

- Mesurement circuit



## MB15C03

## 9. Lock-up Time

## - LOCK Frequency: 131.0 MHz to 124.0 MHz

$$
(\mathrm{fr}=25 \mathrm{kHz})
$$

- $\mathrm{V}_{\mathrm{DD}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{P}}=3.0 \mathrm{~V}, \mathrm{Ta}=+25^{\circ} \mathrm{C}$
$131.0 \mathrm{MHz} \rightarrow 124.0 \mathrm{MHz}$, within $\pm 1 \mathrm{kHz}$ 3.10 ms
- LOCK Frequency: 124.0 MHz to 131.0 MHz ( $\mathrm{fr}=25 \mathrm{KHz}$ )
- $\mathrm{V}_{\mathrm{DD}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{P}}=3.0 \mathrm{~V}, \mathrm{Ta}=+25^{\circ} \mathrm{C}$ $124.0 \mathrm{MHz} \rightarrow 131.0 \mathrm{MHz}$, within $\pm 1 \mathrm{kHz}$ 3.70 ms

$\begin{array}{ll}\Delta \mathrm{MKr} & \mathrm{x}: 3.70000010 \mathrm{~ms} \\ \mathrm{y}: 7.00041 \mathrm{MHz}\end{array} \quad \mathrm{A}$ euts $\mathrm{N} / \mathrm{A}$

- LOCK Frequency: 130.0 MHz (fr = 25 kHz )
- $\mathrm{V} \mathrm{DD}=1.2 \mathrm{~V}, \mathrm{~V}=3.0 \mathrm{~V}, \mathrm{Ta}=+25^{\circ} \mathrm{C}$

PS ON $\rightarrow 130.0 \mathrm{MHz}$, within $\pm 1 \mathrm{kHz}$
2.20 ms


## MB15C03

■ ORDERING INFORMATION

| Part number | Package | Remarks |
| :---: | :---: | :---: |
| MB15C03PFV | 16-pin, Plastic SSOP <br> (FPT-16P-M05) |  |

## MB15C03

## PACKAGE DIMENSION

16-pin, plastic SSOP *: These dimensions do not include resin protrusion.
(FPT-16P-M05)

© 1994 FUUITSU LIMTED F16013S-2C-4
Dimensions in mm (inches)

## FUJITSU LIMITED

For further information please contact:
Japan
FUJITSU LIMITED
Corporate Global Business Support Division
Electronic Devices
KAWASAKI PLANT, 4-1-1, Kamikodanaka
Nakahara-ku, Kawasaki-shi
Kanagawa 211-88, Japan
Tel: (044) 754-3753
Fax: (044) 754-3329
http://www.fujitsu.co.jp/
North and South America
FUJITSU MICROELECTRONICS, INC.
Semiconductor Division
3545 North First Street
San Jose, CA 95134-1804, U.S.A.
Tel: (408) 922-9000
Fax: (408) 922-9179
Customer Response Center
Mon. - Fri.: 7 am - 5 pm (PST)
Tel: (800) 866-8608
Fax: (408) 922-9179
http://www.fujitsumicro.com/

## Europe

FUJITSU MIKROELEKTRONIK GmbH
Am Siebenstein 6-10
D-63303 Dreieich-Buchschlag Germany
Tel: (06103) 690-0
Fax: (06103) 690-122
http:.//www.fujitsu-ede.com/
Asia Pacific
FUJITSU MICROELECTRONICS ASIA PTE. LIMITED \#05-08, 151 Lorong Chuan
New Tech Park
Singapore 556741
Tel: (65) 2810770
Fax: (65) 2810220
http://www.fmap.com.sg/

All Rights Reserved.
The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information and circuit diagrams in this document presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams.

FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.).

## CAUTION:

Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval.

Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan.

