## 8-bit Proprietary Microcontrollers <br> CMOS <br> $F^{2}$ MC-8FX MB95100A Series

## MB95107A/F108AS/F108AW/FV100A-101

## DESCRIPTION

The MB95100A series is general-purpose, single-chip microcontrollers. In addition to a compact instruction set, the microcontrollers contain a variety of peripheral functions.

## - FEATURE

- F2MC-8FX CPU core

Instruction set optimized for controllers

- Multiplication and division instructions
- 16-bit arithmetic operations
- Bit test branch instruction
- Bit manipulation instructions etc.
- Clock
- Main clock
- Main PLL clock
- Subclock (for dual clock product)
- Sub PLL clock (for dual clock product)


## PACKAGES



## MB95100A Series

(Continued)

- Timer
- 8/16-bit compound timer $\times 2$ channels
- 16-bit reload timer
- 8/16-bit PPG $\times 2$ channels
- 16-bit PPG $\times 2$ channels
- Timebase timer
- Watch prescaler (for dual clock product)
- LIN-UART
- Full duplex double buffer
- Clock asynchronous or synchronous serial transfer capable
- UART/SIO
- Clock asynchronous or synchronous serial transfer capable
- ${ }^{2} \mathrm{C}^{*}$
- Built-in wake-up function
- External interrupt
- Interrupt by edge detection (rising, falling, or both edges can be selected)
- Can be used to recover from low-power consumption modes.
-10-bit A/D converter
- 10-bit resolution
- Low-power consumption (standby mode)
- Stop mode
- Sleep mode
- Watch mode (for dual clock product)
- Timebase timer mode
- I/O port: Max 55
- General-purpose I/O ports (Nch open drain) : 6 ports
- General-purpose I/O ports (CMOS) : 49 ports
* : Purchase of Fujitsu $I^{2} \mathrm{C}$ components conveys a license under the Philips $\mathrm{I}^{2} \mathrm{C}$ Patent Rights to use, these components in an $I^{2} \mathrm{C}$ system provided that the system conforms to the $\mathrm{I}^{2} \mathrm{C}$ Standard Specification as defined by Philips.


## PRODUCT LINEUP

|  | Part number <br> ameter | MB95107A | MB95F108AS | MB95F108AW | MB95FV100A-101 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Type |  | MASK product | FLAS | oduct | EVA product |
| ROM capacity |  | 48 KB | 60 KB |  |  |
| RAM capacity |  | 2 KB |  |  | 3.75 KB |
| Reset output |  | No |  |  |  |
| Option |  | Selectable Single/Dual -system*2 | Single-system | Dual-system | Selectable Single/Dual -system*1 |
| CPU functions |  | Number of basic instructions $: 136$ <br> Instruction bit length $: 8$ bits <br> Instruction length $: 1$ to 3 bytes <br> Data bit length $: 1,8$, and 16 bits <br> Minimum instruction execution time $: 0.1 \mu \mathrm{~s}$ (at internal 10 MHz ) <br> Interrupt processing time $: 0.9 \mu \mathrm{~s}$ (at internal 10 MHz ) |  |  |  |
|  | Ports (Max 55 ports) | General-purpose I/O port (Nch open drain) General-purpose I/O port (CMOS) |  |  | 6 ports : 49 ports |
|  | Timebase timer | Interrupt cycle : $0.5 \mathrm{~ms}, 2.05 \mathrm{~ms}, 8.2 \mathrm{~ms}, 32.8 \mathrm{~ms}$ (at main oscillation clock 4 MHz ) |  |  |  |
|  | Watchdog timer | Reset generated cycle <br> At main oscillation clock 10 MHz <br> : Min 105 ms <br> At sub oscillation clock 32.768 kHz (for dual clock product) : Min 250 ms |  |  |  |
|  | Wild register | Capable of replacing 3 bytes of data |  |  |  |
|  | $1^{2} \mathrm{C}$ bus | Master/slave sending and receiving <br> Bus error function and arbitration function <br> Detecting transmitting direction function Start condition repeated generation and detection functions Built-in wake-up function |  |  |  |
|  | UART/SIO | Data transfer capable in UART/SIO <br> Full duplex double buffer, Variable data length ( $5 / 6 / 7 / 8$-bit), built-in baud rate generator <br> Transfer rate : 2400 bps to 125000 bps (at machine clock 10 MHz ) <br> NRZ type transfer format, error detected function <br> LSB-first or MSB-first can be selected. <br> Clock synchronous (SIO) or clock asynchronous (UART) data transfer capable |  |  |  |
|  | LIN-UART | Dedicated reload timer allowing a wide range of communication speeds to be set. Capable of data transfer synchronous or asynchronous to clock signal. LIN functions available as the LIN master or LIN slave. |  |  |  |
|  | A/D converter (12 channels) | 8 -bit or 10-bit resolution can be selected. |  |  |  |
|  | 16-bit reload timer | Two clock modes and two counter operating modes can be selected. Square waveform output <br> Count clock : 7 internal clocks and external clock can be selected. |  |  |  |

(Continued)

## MB95100A Series

(Continued)

| Part number <br> Parameter |  | MB95107A | MB95F108AS | MB95F108AW | MB95FV100A-101 |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | 8/16-bit compound timer (2 channels) | Each channel of the timer can be used as " 8 -bit timer $\times 2$ channels" or " 16 -bit timer $\times 1$ channel". <br> Built-in timer function, PWC function, PWM function, capture function and Square waveform output <br> Count clock : 7 internal clocks and external clock can be selected. |  |  |  |
|  | 16-bit PPG <br> (2 channels) | PWM mode or one-shot mode can be selected. Counter operating clock : Eight selectable clock sources Support for external trigger start |  |  |  |
|  | 8/16-bit PPG <br> (2 channels) | Each channel of the PPG can be used as " 8 -bit PPG $\times 2$ channels" or " 16 -bit PPG $\times$ 1 channel". <br> Counter operating clock : Eight selectable clock sources |  |  |  |
|  | Watch counter (for dual clock product) | Count clock : Four selectable clock sources ( $125 \mathrm{~ms}, 250 \mathrm{~ms}, 500 \mathrm{~ms}$, or 1 s ) Counter value can be set from 0 to 63 . (Capable of counting for 1 minute) |  |  |  |
|  | Watch prescaler (for dual clock product) | Four selectable interval times ( $125 \mathrm{~ms}, 250 \mathrm{~ms}, 500 \mathrm{~ms}$, or 1 s ) |  |  |  |
|  | External interrupt (12 channels) | Interrupt by edge detection (rising, falling, or both edges can be selected.) Can be used to recover from standby modes. |  |  |  |
|  | ndby mode | Sleep, stop, watch, and timebase timer |  |  |  |

*1 : Change by the switch on MCU board.
*2 : Specify clock mode when ordering MASK ROM.

## MB95100A Series

## ■ SELECT OF OSCILLATION STABILIZATION WAIT TIME (MASK PRODUCT ONLY)

For the MASK product, you can set the mask option when ordering MASK ROM to select the initial value of main clock oscillation stabilization wait time from among the following four values.

Note that the EVA and FLASH products are fixed their initial value of main clock oscillation stabilization wait time at the maximum value.

| Oscillation stabilization wait time | Remarks |
| :---: | :---: |
| $\left(2^{2}-2\right) / \mathrm{F}_{\mathrm{cH}}$ | $0.5 \mu \mathrm{~s}$ (at main oscillation clock 4 MHz ) |
| $\left(2^{12}-2\right) / \mathrm{FcH}_{\mathrm{ch}}$ | Approx. 1.02 ms (at main oscillation clock 4 MHz ) |
| $\left(2^{13}-2\right) / \mathrm{F}_{\mathrm{cH}}$ | Approx. 2.05 ms (at main oscillation clock 4 MHz ) |
| $\left(2^{14}-2\right) / \mathrm{Fch}_{\mathrm{ch}}$ | Approx. 4.10 ms (at main oscillation clock 4 MHz ) |

PACKAGES AND CORRESPONDING PRODUCTS

| Part number |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Package | MB95107A | MB95F108AS | MB95F108AW | MB95FV100A-101 |
| FPT-64P-M03 | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\times$ |
| FPT-64P-M09 | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\times$ |
| BGA-224P-M08 | $\times$ | $\times$ | $\times$ | $\bigcirc$ |

$\bigcirc$ : Available
$\times$ : Unavailable

## MB95100A Series

## ■ DIFFERENCES AMONG PRODUCTS AND NOTES ON SELECTING PRODUCTS

- Notes on Using EVA Products

The EVA product has not only the functions of the MB95100A corresponding products series but also those of other products to support software development for multiple series and models of the $\mathrm{F}^{2} \mathrm{MC}-8 \mathrm{FX}$ family. The I/ O addresses for peripheral resources not used by the MB95100A series are therefore access-barred. Read/ write access to these access-barred addresses may cause peripheral resources supposed to be unused to operate, resulting in unexpected malfunctions of hardware or software.
Take particular care not to use word, long word, or similar access to read or write odd numbered bytes in the prohibited areas.
Note that the values read from barred addresses are different between the EVA product and the FLASH or MASK product. Therefore, the data must not be used for software processing.

The EVA product do not support the functions of some bits in single-byte registers. Read/write access to these bits does not cause hardware malfunctions. Since the EVA, FLASH, and MASK products are designed to behave completely the same way in terms of hardware and software, you do not have to pay special attention to specific products.

- Difference of Memory Spaces

If the amount of memory on the EVA product is different from that of the FLASH or MASK product, carefully check the difference in the amount of memory from the model to be actually used when developing software.

- Current Consumption
- The current consumption of FLASH product is typically greater than for MASK ROM product.
- For details of current consumption, refer to "■ ELECTRICAL CHARACTERISTICS".
- Package

For details of information on each package, see "■ PACKAGE DIMENSIONS".

- Operating voltage

The operating voltage are different among the EVA, FLASH and MASK products.
For details of operating voltage, refer to " $\square$ ELECTRICAL CHARACTERISTICS"

- Difference between RST and MOD pins

The RST and MOD pins are hysteresis inputs on the MASK product. A pull - down resistor is provided for the MOD pin of the MASK product.

## MB95100A Series

## PIN ASSIGNMENT



## MB95100A Series

## PIN DESCRIPTION

| Pin no. | Pin name | Circuit type | Description |
| :---: | :---: | :---: | :---: |
| 1 | AVcc | - | A/D power supply pin |
| 2 | AVR | - | A/D reference input pin |
| 3 | PE3/INT13 | P | General-purpose I/O port <br> The pins are shared with the external interrupt input. |
| 4 | PE2/INT12 |  |  |
| 5 | PE1/INT11 |  |  |
| 6 | PE0/INT10 |  |  |
| 7 | P83 | 0 | General-purpose I/O port |
| 8 | P82 |  |  |
| 9 | P81 |  |  |
| 10 | P80 |  |  |
| 11 | P71/TI0 | H | General-purpose I/O port. <br> The pin is shared with 16 - bit reload timer ch0 output. |
| 12 | P70/TO0 |  | General-purpose I/O port. <br> The pin is shared with 16 - bit reload timer ch0 input. |
| 13 | MOD | B | An operating mode designation pin |
| 14 | X0 | A | Crystal oscillation pin |
| 15 | X1 |  |  |
| 16 | Vss | - | Power supply pin (GND) |
| 17 | Vcc | - | Power supply pin |
| 18 | PG0 | H | General-purpose I/O port. |
| 19 | PG2/X1A | H/A | Single-system product is general-purpose port. Dual-system product is Crystal oscillation pin ( 32 kHz ). |
| 20 | PG1/X0A |  |  |
| 21 | $\overline{\mathrm{RST}}$ | B' | Reset pin |
| 22 | P00/INT00 | C | General-purpose I/O port. <br> The pins are shared with external interrupt input. Large current port. |
| 23 | P01/INT01 |  |  |
| 24 | P02/INT02 |  |  |
| 25 | P03/INT03 |  |  |
| 26 | P04/INT04 |  |  |
| 27 | P05/INT05 |  |  |
| 28 | P06/INT06 |  |  |
| 29 | P07/INT07 |  |  |
| 30 | P10/UIO | G | General-purpose I/O port. <br> The pin is shared with UART/SIO ch0 data input. |

(Continued)

## MB95100A Series

| Pin no . | Pin name | Circuit type | Description |
| :---: | :---: | :---: | :---: |
| 31 | P11/UO0 | H | General-purpose I/O port. <br> The pin is shared with UART/SIO ch0 data output. |
| 32 | P12/UCK0 |  | General-purpose I/O port. The pin is shared with UART/SIO ch0 clock I/O. |
| 33 | $\begin{aligned} & \text { P13/TRG0/ } \\ & \text { ADTG } \end{aligned}$ |  | General-purpose I/O port. <br> The pin is shared with 16-bit PPG ch0 trigger input (TRGO) and A/D trigger input (ADTG). |
| 34 | P14/PPG0 |  | General-purpose I/O port. <br> The pin is shared with 16 -bit PPG ch0 output. |
| 35 | P20/PPG00 | H | General-purpose I/O port. |
| 36 | P21/PPG01 |  | The pins are shared with 8/16-bit PPG ch0 output. |
| 37 | P22/TO00 |  | General-purpose I/O port. |
| 38 | P23/TO01 |  | The pins are shared with 8/16-bit compound timer ch0 output. |
| 39 | P24/EC0 |  | General-purpose I/O port. <br> The pin is shared with 8/16-bit compound timer ch0 clock input. |
| 40 | P50/SCL0 | 1 | General-purpose I/O port. <br> The pin is shared with $\mathrm{I}^{2} \mathrm{C}$ ch0 clock I/O. |
| 41 | P51/SDA0 |  | General-purpose I/O port. <br> The pin is shared with $\mathrm{I}^{2} \mathrm{C}$ ch0 data $\mathrm{I} / \mathrm{O}$. |
| 42 | P52/PPG1 | H | General-purpose I/O port. <br> The pin is shared with 16 -bit PPG ch1 output. |
| 43 | P53/TRG1 |  | General-purpose I/O port. <br> The pin is shared with 16 -bit PPG ch1 trigger input. |
| 44 | P60/PPG10 | K | General-purpose I/O port. |
| 45 | P61/PPG11 |  | The pins are shared with 8/16-bit PPG ch1 output. |
| 46 | P62/TO10 |  | General-purpose I/O port. |
| 47 | P63/TO11 |  | The pins are shared with 8/16-bit compound timer ch1 output. |
| 48 | P64/EC1 |  | General-purpose I/O port. <br> The pin is shared with $8 / 16$-bit compound timer ch1 clock input. |
| 49 | P65/SCK |  | General-purpose I/O port. The pin is shared with LIN-UART clock I/O. |
| 50 | P66/SOT |  | General-purpose I/O port. <br> The pin is shared with LIN-UART data output. |
| 51 | P67/SIN | L | General-purpose I/O port. <br> The pin is shared with LIN-UART data input. |
| 52 | P43/AN11 | J | General-purpose I/O port. <br> The pins are shared with A/D analog input. |
| 53 | P42/AN10 |  |  |
| 54 | P41/AN09 |  |  |
| 55 | P40/AN08 |  |  |

(Continued)

## MB95100A Series

## (Continued)

| Pin no. | Pin name | Circuit type | Description |
| :---: | :---: | :---: | :---: |
| 56 | P37/AN07 | J | General-purpose I/O port. <br> The pins are shared with A/D analog input. |
| 57 | P36/AN06 |  |  |
| 58 | P35/AN05 |  |  |
| 59 | P34/AN04 |  |  |
| 60 | P33/AN03 |  |  |
| 61 | P32/AN02 |  |  |
| 62 | P31/AN01 |  |  |
| 63 | P30/AN00 |  |  |
| 64 | AVss | - | A/D power supply pin (GND) |

## MB95100A Series

## I/O CIRCUIT TYPE

| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| A |  | - Oscillation circuit <br> - High-speed side <br> Feedback resistance value : approx. $1 \mathrm{M} \Omega$ <br> - Low-speed side <br> Feedback resistance : approx. $24 \mathrm{M} \Omega$ <br> (EVA product : approx. $10 \mathrm{M} \Omega$ ) <br> Dumping resistance : approx. $144 \mathrm{k} \Omega$ <br> (EVA product : without dumping resistance) |
| B | $\sum_{i=1}^{3} R$ | - Only for input Hysteresis input only for MASK product With pull-down resistor only for MASK product |
| B' | (1) | - Hysteresis input only for MASK product |
| C |  | - CMOS output <br> - Hysteresis input |
| G |  | - CMOS output <br> - CMOS input <br> - Hysteresis input <br> - With pull - up control |
| H |  | - CMOS output <br> - Hysteresis input <br> - With pull - up control |

(Continued)

## MB95100A Series

(Continued)

| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| 1 |  | - Nch open drain output <br> - CMOS input <br> - Hysteresis input |
| J |  | - CMOS output <br> - Hysteresis input <br> - Analog input <br> - With pull - up control |
| K |  | - CMOS output <br> - Hysteresis input |
| L |  | - CMOS output <br> - CMOS input <br> - Hysteresis input |
| 0 |  | - Nch open drain output <br> - Hysteresis input |
| P |  | - CMOS output <br> - Hysteresis input <br> - With pull - up control |

## MB95100A Series

## ■ HANDLING DEVICES

- Preventing Latchup

Care must be taken to ensure that maximum voltage ratings are not exceeded when they are used.
Latchup may occur on CMOS ICs if voltage higher than Vcc or lower than Vss is applied to input and output pins other than medium- and high-withstand voltage pins or if higher than the rating voltage is applied between Vcc and Vss.
When latchup occurs, power supply current increases rapidly and might thermally damage elements.
Also, take care to prevent the analog power supply voltage ( $\mathrm{AV} \mathrm{cc}, \mathrm{AVR}$ ) and analog input voltage from exceeding the digital power supply voltage $\left(\mathrm{V}_{\mathrm{cc}}\right)$ when the analog system power supply is turned on or off.

- Stable Supply Voltage

Supply voltage should be stabilized.
A sudden change in power-supply voltage may cause a malfunction even within the guaranteed operating range of the Vcc power-supply voltage.
For stabilization, in principle, keep the variation in Vcc ripple ( $p-p$ value) in a commercial frequency range ( 50 Hz to 60 Hz ) not to exceed $10 \%$ of the Vcc value and suppress the voltage variation so that the transient variation rate does not exceed $0.1 \mathrm{~V} / \mathrm{ms}$ during a momentary change such as when the power supply is switched.

- Treatment of Unused Input Pin

An unused input pin may cause a malfunction if it is left open. It should be connected to a pull-up or pull-down resistor.

- Treatment of Power Supply Pins on A/D Converter

Connect to be AV cc $=\mathrm{Vcc}$ and AV ss $=\mathrm{AVR}=\mathrm{Vss}$ even if the $\mathrm{A} / \mathrm{D}$ converter is not in use.

- Precautions for Use of External Clock

Even when an external clock is used, oscillation stabilization wait time is required for power-on reset, wake-up from subclock mode or stop mode.

- Precaution against Noise to the External Reset Pin ( $\overline{\mathrm{RST}}$ )

An input of a reset pulse below the specified level to the external reset pin ( $\overline{\mathrm{RST}}$ ) may cause malfunctions. Be sure not to allow an input of a reset pulse below the specified level to the external reset pin ( $\overline{\mathrm{RST}}$ ).

## MB95100A Series

## PROGRAMMING FLASH MICROCONTROLLERS USING PARALLEL PROGRAMMER

## - Supported Parallel Programmers and Adapters

The following table lists supported parallel programmers and adapters.

| Package | Applicable adapter model | Parallel programmers |
| :---: | :---: | :---: |
| FPT-64P-M03 | TEF110-108F35AP | AF9708 (Ver 02.35G or more) |
| FPT-64P-M09 | TEF110-108F36AP | AF9723+AF98334 (Ver 02.08E or more) |

Notes: • Set all of the J1 to J3 switches on the adapter to "95F108".

- For information on applicable adapter models and parallel programmers, contact the following: Flash Support Group, Inc. TEL: 053-428-8380


## - Sector Configuration

The individual sectors of flash memory correspond to addresses used for CPU access and programming by the parallel programmer as follows:

*: Programmer addresses are equivalent to CPU addresses, used when the parallel programmer programs data into flash memory.
These programmer addresses are used for the parallel programmer to program or erase data in flash memory.

## - Programming Method

1) Set the type code of the parallel programmer to 17226.
2) Load program data to programmer addresses 71000 н to 7 FFFFн.
3) Programmed by parallel programmer

## MB95100A Series

## BLOCK DIAGRAM



* : Single-system product is general-purpose port, and dual-system product is subclock oscillation.


## MB95100A Series

## CPU CORE

## 1. Memory space

Memory space of the MB95100A series is 64 Kbytes and consists of I/O area, data area, and program area. The memory space includes special - purpose areas such as the general - purpose registers and vector table. Memory map of the MB95100A series is shown in below.

- Memory Map

MB95107A

| 0000н | I/O |
| :---: | :---: |
| 0080H | RAM 2 KB |
| 0100H | Register |
| 0200H |  |
| 0880H | Access |
|  | prohibited |
| 0F80н | I/O |
| 1000H |  |
|  | Access prohibited |
| 4000 H |  |
|  | ROM 48 KB |
| FFFFH |  |

MB95F108A


MB95FV100A-101

| 0000H | I/O |
| :---: | :---: |
| 0080н | RAM 3.75 KB |
| 0100н | Register |
| 0F80H | I/O |
| 1000H |  |
|  | FLASH 60 KB |
| FFFFH |  |

## MB95100A Series

## 2. Register

The MB95100A series has two types of registers; dedicated registers in the CPU and general-purpose registers in the memory. The dedicated registers are as follows:
Program counter (PC)
: A 16-bit register to indicate locations where instructions are stored.
Accumulator (A) : A 16-bit register for temporary storage of arithmetic operations. In the case of an 8-bit data processing instruction, the lower one byte is used.
Temporary accumulator (T) : A 16-bit register which performs arithmetic operations with the accumulator. In the case of an 8-bit data processing instruction, the lower one byte is used.
Index register (IX) : A 16-bit register for index modification
Extra pointer (EP) : A 16-bit pointer to point to a memory address.
Stack pointer (SP) : A 16-bit register to indicate a stack area.
Program status (PS) : A 16-bit register for storing a register bank pointer, a direct bank pointer, and a condition code register

| 16-bit | : Program counter | Initial Value FFFD |
| :---: | :---: | :---: |
| PC |  |  |
| A | : Accumulator | 0000н |
| T | : Temporary accumulator | 0000 ${ }_{\text {H }}$ |
| IX | : Index register | 0000н |
| EP | : Extra pointer | 0000н |
| SP | : Stack pointer | 0000н |
| PS | : Program status | 0030 ${ }^{\text {H}}$ |

The PS can further be divided into higher 8 bits for use as a register bank pointer (RP) and a direct bank pointer (DP) and the lower 8 bits for use as a condition code register (CCR) . (See the diagram below.)

- Structure of the program status

PS


## MB95100A Series

The RP indicates the address of the register bank currently being used. The relationship between the content of RP and the real address conforms to the conversion rule illustrated below:

- Rule for Conversion of Actual Addresses in the General-purpose Register Area


The DP specifies the area for mapping instructions (16 different instructions such as MOV A, dir) using direct addresses to 0080н to 00FFн.

| Direct bank pointer (DP2 to DP0) | Specified address area | Mapping area |
| :---: | :---: | :---: |
| Don't care | 0000н to 007F\% | 0000н to 007Fн (without mapping) |
| 000s (initial value) | 0080 to $^{\text {00FFF }}$ | 0080 ${ }^{\text {to } 00 \mathrm{FFH}}$ (without mapping) |
| 001в |  | 0100н to 017FH |
| 010в |  | 0180н to 01FFH |
| 011в |  | 0200н to 027Fн |
| 100в |  | 0280н to 02FF\% |
| 101в |  | 0300н to 037Fн |
| 110в |  | 0380н to 03FF\% |
| 111 ${ }_{\text {b }}$ |  | 0400н to 047FH |

The CCR consists of the bits indicating arithmetic operation results or transfer data contents and the bits that control CPU operations at interrupt.

H flag : Set to " 1 " when a carry or a borrow from bit 3 to bit 4 occurs as a result of an arithmetic operation. Cleared to " 0 " otherwise. This flag is for decimal adjustment instructions.
I flag : Interrupt is enabled when this flag is set to " 1 ". Interrupt is disabled when this flag is set to " 0 ". The flag is set to " 0 " when reset.
IL1, ILO : Indicates the level of the interrupt currently enabled. Processes an interrupt only if its request level is higher than the value indicated by this bit.

| IL1 | IL0 | Interrupt level | Priority |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | High |
| 0 | 1 | 1 | Low $=$ no interruption <br> 1$\quad 0$ |

$N$ flag : Set to " 1 " if the MSB is set to " 1 " as the result of an arithmetic operation. Cleared to " 0 " when the bit is set to " 0 ".
Z flag : Set to " 1 " when an arithmetic operation results in 0 . Cleared to " 0 " otherwise.
V flag : Set to " 1 " if the complement on 2 overflows as a result of an arithmetic operation. Cleared to " 0 " otherwise.
C flag : Set to "1" when a carry or a borrow from bit 7 occurs as a result of an arithmetic operation. Cleared to "0" otherwise. Set to the shift-out vallue in the case of a shift instruction.

## MB95100A Series

The following general-purpose registers are provided:
General-purpose registers: 8-bit data storage registers

The general-purpose registers are 8 bits and located in the register banks on the memory. One bank contains eight registers. Up to a total of 32 banks can be used on the MB95100A series. The bank currently in use is indicated by the register bank pointer (RP).

- Register Bank Configuration



## MB95100A Series

## I/O MAP

| Address | Register abbreviation | Register name | R/W | Initial value |
| :---: | :---: | :---: | :---: | :---: |
| 0000н | PDR0 | Port 0 data register | R/W | 00000000в |
| 0001н | DDR0 | Port 0 direction register | R/W | 00000000в |
| 0002н | PDR1 | Port 1 data register | R/W | 00000000в |
| 0003н | DDR1 | Port 1 direction register | R/W | 00000000в |
| 0004н | - | (Vacancy) | - | - |
| 0005 | WATR | Oscillation stabilization wait time setting register | R/W | 11111111в |
| 0006н | PLLC | PLL control register | R/W | 00000000в |
| 0007н | SYCC | System clock control register | R/W | 1010X011в |
| 0008н | STBC | Standby control register | R/W | 00000000в |
| 0009н | RSRR | Reset source register | R | XXXXXXXX ${ }_{\text {в }}$ |
| 000Ан | TBTC | Timebase timer control register | R/W | 0000000в |
| 000Bн | WPCR | Watch prescaler control register | R/W | 00000000в |
| 000Сн | WDTC | Watchdog timer control register | R/W | 00000000в |
| 000D | - | (Vacancy) | - | - |
| 000Ен | PDR2 | Port 2 data register | R/W | 00000000в |
| 000Fн | DDR2 | Port 2 direction register | R/W | 00000000в |
| 0010 ${ }^{\text {H }}$ | PDR3 | Port 3 data register | R/W | 00000000в |
| 0011н | DDR3 | Port 3 direction register | R/W | 00000000в |
| 0012н | PDR4 | Port 4 data register | R/W | 00000000в |
| 0013н | DDR4 | Port 4 direction register | R/W | 00000000в |
| 0014н | PDR5 | Port 5 data register | R/W | 00000000в |
| 0015 | DDR5 | Port 5 direction register | R/W | 00000000в |
| 0016н | PDR6 | Port 6 data register | R/W | 00000000в |
| 0017 ${ }^{\text {H }}$ | DDR6 | Port 6 direction register | R/W | 00000000в |
| 0018н | PDR7 | Port 7 data register | R/W | 00000000в |
| 0019н | DDR7 | Port 7 direction register | R/W | 00000000в |
| 001Ан | PDR8 | Port 8 data register | R/W | 00000000в |
| 001Вн | DDR8 | Port 8 direction register | R/W | 00000000в |
| $\begin{aligned} & \text { 001㐌 to } \\ & 0025 \text { н } \end{aligned}$ | - | (Vacancy) | - | - |
| 0026н | PDRE | Port E data register | R/W | 00000000в |
| 0027 | DDRE | Port E direction register | R/W | 00000000в |
| 0028н | - | (Vacancy) | - | - |
| 002Aн | PDRG | Port G data register | R/W | 00000000в |

## MB95100A Series

| Address | Register abbreviation | Register name | R/W | Initial value |
| :---: | :---: | :---: | :---: | :---: |
| 002Вн | DDRG | Port G direction register | R/W | 00000000в |
| 002С ${ }_{\text {н }}$ | - | (Vacancy) | - | - |
| 002D | PUL1 | Port 1 pull - up register | R/W | 00000000в |
| 002Ен | PUL2 | Port 2 pull - up register | R/W | 00000000в |
| 002F ${ }_{\text {н }}$ | PUL3 | Port 3 pull - up register | R/W | 00000000в |
| 0030н | PUL4 | Port 4 pull - up register | R/W | 00000000в |
| 0031н | PUL5 | Port 5 pull - up register | R/W | 00000000в |
| 0032н | PUL7 | Port 7 pull - up register | R/W | 00000000в |
| 0033н | - | (Vacancy) | - | - |
| 0034н | PULE | Port E pull - up register | R/W | 00000000в |
| 0035н | PULG | Port G pull - up register | R/W | 00000000в |
| 0036н | T01CR1 | 8/16-bit compound timer 01 control status register 1 ch0 | R/W | 00000000в |
| 0037н | T00CR1 | 8/16-bit compound timer 00 control status register 1 ch0 | R/W | 00000000в |
| 0038н | T11CR1 | 8/16-bit compound timer 11 control status register 1 ch1 | R/W | 00000000в |
| 0039н | T10CR1 | 8/16-bit compound timer 10 control status register 1 ch1 | R/W | 00000000в |
| 003Ан | PC01 | 8/16-bit PPG1 control register ch0 | R/W | 00000000в |
| 003Вн | PC00 | 8/16-bit PPG0 control register ch0 | R/W | 00000000в |
| 003Сн | PC11 | 8/16-bit PPG1 control register ch1 | R/W | 00000000в |
| 003D | PC10 | 8/16-bit PPG0 control register ch1 | R/W | 00000000в |
| 003Ен | TMCSRH0 | 16-bit reload timer control status register (Upper byte) ch0 | R/W | 00000000в |
| 003F\% | TMCSRL0 | 16-bit reload timer control status register (Lower byte) ch0 | R/W | 00000000в |
| 0040н | - | (Vacancy) | - | - |
| 0041н |  |  |  |  |
| 0042н | PCNTH0 | 16-bit PPG control status register (Upper byte) ch0 | R/W | 00000000в |
| 0043н | PCNTLO | 16-bit PPG control status register (Lower byte) ch0 | R/W | 00000000в |
| 0044н | PCNTH1 | 16-bit PPG control status register (Upper byte) ch1 | R/W | 00000000в |
| 0045 ${ }^{\text {¢ }}$ | PCNTL1 | 16-bit PPG control status register (Lower byte) ch1 | R/W | 00000000в |
| 0046н | - | (Vacancy) | - | - |
| 0047 |  |  |  |  |
| 0048н | EIC00 | External interrupt circuit control register ch0/1 | R/W | 00000000в |
| 0049н | EIC10 | External interrupt circuit control register ch2/3 | R/W | 00000000в |
| 004Ан | EIC20 | External interrupt circuit control register ch4/5 | R/W | 00000000в |
| 004Bн | EIC30 | External interrupt circuit control register ch6/7 | R/W | 00000000в |
| 004Сн | EIC01 | External interrupt circuit control register ch8/9 | R/W | 00000000в |
| 004D | EIC11 | External interrupt circuit control register ch10/11 | R/W | 00000000в |

(Continued)

## MB95100A Series

| Address | Register abbreviation | Register name | R/W | Initial value |
| :---: | :---: | :---: | :---: | :---: |
| 004Ен |  |  |  |  |
| 004Fн |  | (Vacancy) | - |  |
| 0050н | SCR | LIN-UART serial control register | R/W | 00000000в |
| 0051н | SMR | LIN-UART serial mode register | R/W | 00000000в |
| 0052н | SSR | LIN-UARTserial status register | R/W | 00001000в |
| 0053н | RDR/TDR | LIN-UART reception/transmission data register | R/W | 00000000в |
| 0054н | ESCR | LIN-UART extended status control register | R/W | 00000100в |
| 0055 | ECCR | LIN-UART extended communication control register | R/W | $000000 \times$ Хв |
| 0056н | SMC10 | UART/SIO serial mode control register 1 ch0 | R/W | 00000000в |
| 0057 ${ }^{\text {H }}$ | SMC20 | UART/SIO serial mode control register 2 ch0 | R/W | 00100000в |
| 0058н | SSR0 | UART/SIO serial status register ch0 | R/W | 00000001в |
| 0059н | TDR0 | UART/SIO serial output data register ch0 | R/W | 00000000в |
| 005Ан | RDR0 | UART/SIO serial input data register ch0 | R | 00000000в |
| $\begin{aligned} & \text { 005Bн to } \\ & 005 \mathrm{~F}_{\mathrm{H}} \end{aligned}$ | - | (Vacancy) | - | - |
| 0060н | IBCR00 | $1^{2} \mathrm{C}$ bus control register 0 ch0 | R/W | 00000000в |
| 0061н | IBCR10 | $1^{2} \mathrm{C}$ bus control register 1 ch0 | R/W | 00000000в |
| 0062н | IBSR0 | $1^{2} \mathrm{C}$ bus status register ch0 | R | 00000000в |
| 0063н | IDDR0 | ${ }^{2} \mathrm{C}$ data register ch0 | R/W | 00000000в |
| 0064н | IAAR0 | $1^{2} \mathrm{C}$ address register ch0 | R/W | 00000000в |
| 0065н | ICCRO | $1^{2} \mathrm{C}$ clock control register ch0 | R/W | 00000000в |
| $\begin{aligned} & \hline 0066 \text { н to } \\ & 006 \mathrm{~B} \text { н } \end{aligned}$ | - | (Vacancy) | - | - |
| 006CH | ADC1 | A/D control register 1 | R/W | 00000000в |
| 006D | ADC2 | A/D control register 2 | R/W | 00000000в |
| 006Ен | ADDH | A/D data register (Upper byte) | R/W | 00000000в |
| 006Fн | ADDL | A/D data register (Lower byte) | R/W | 00000000в |
| 0070н | WCSR | Watch counter status register | R/W | 00000000в |
| 0071н | - | (Vacancy) | - | - |
| 0072н | FSR | FLASH memory status register | R/W | 000X0000в |
| 0073н | SWRE0 | FLASH memory sector writing control register 0 | R/W | 00000000в |
| 0074 | SWRE1 | FLASH memory sector writing control register 1 | R/W | 00000000в |
| 0075 | - | (Vacancy) | - | - |
| 0076н | WREN | Wild register address compare enable register | R/W | 00000000в |
| 0077 | WROR | Wild register data test setting register | R/W | 00000000в |

(Continued)

## MB95100A Series

| Address | Register abbreviation | Register name | R/W | Initial value |
| :---: | :---: | :---: | :---: | :---: |
| 0078н | - | (Mirror of register bank pointer (RP) and direct bank pointer (DP) ) | - | - |
| 0079н | ILR0 | Interrupt level setting register 0 | R/W | 11111111в |
| 007Ан | ILR1 | Interrupt level setting register 1 | R/W | 11111111в |
| 007Вн | ILR2 | Interrupt level setting register 2 | R/W | 11111111в |
| 007Сн | ILR3 | Interrupt level setting register 3 | R/W | 11111111в |
| 007D | ILR4 | Interrupt level setting register 4 | R/W | 11111111в |
| 007Ен | ILR5 | Interrupt level setting register 5 | R/W | 11111111в |
| 007F ${ }_{\text {H }}$ | - | (Vacancy) |  | - |
| OF80н | WRARH0 | Wild register address setting register (Upper byte) ch0 | R/W | 00000000в |
| 0F81н | WRARLO | Wild register address setting register (Lower byte) ch0 | R/W | 00000000в |
| 0F82н | WRDR0 | Wild register data setting register ch0 | R/W | 00000000в |
| 0F83н | WRARH1 | Wild register address setting register (Upper byte) ch1 | R/W | 00000000в |
| 0F84н | WRARL1 | Wild register address setting register (Lower byte) ch1 | R/W | 00000000в |
| OF85 | WRDR1 | Wild register data setting register ch1 | R/W | 00000000в |
| 0F86н | WRARH2 | Wild register address setting register (Upper byte) ch2 | R/W | 00000000в |
| 0F87 ${ }^{\text {¢ }}$ | WRARL2 | Wild register address setting register (Lower byte) ch2 | R/W | 00000000в |
| 0F88н | WRDR2 | Wild register data setting register ch2 | R/W | 00000000в |
| 0F89н to $0 \mathrm{F91}$ | - | (Vacancy) | - | - |
| 0F92н | T01CR0 | 8/16-bit compound timer 01 control status register 0 ch0 | R/W | 00000000в |
| 0F93н | TOOCR0 | 8/16-bit compound timer 00 control status register 0 ch0 | R/W | 00000000в |
| 0F94н | T01DR | 8/16-bit compound timer 01 data register ch0 | R/W | 00000000в |
| 0F95 | T00DR | 8/16-bit compound timer 00 data register ch0 | R/W | 00000000в |
| 0F96н | TMCR0 | 8/16-bit compound timer 00/01 timer mode control register ch0 | R/W | 00000000в |
| 0F97H | T11CR0 | 8/16-bit compound timer 11 control status register 0 ch1 | R/W | 00000000в |
| OF98н | T10CR0 | 8/16-bit compound timer 10 control status register 0 ch1 | R/W | 00000000в |
| 0F99н | T11DR | 8/16-bit compound timer 11 data register ch1 | R/W | 00000000в |
| 0F9Aн | T10DR | 8/16-bit compound timer 10 data register ch1 | R/W | 00000000в |
| 0F9Bн | TMCR1 | 8/16-bit compound timer 10/11 timer mode control register ch1 | R/W | 00000000в |
| 0F9CH | PPS01 | 8/16-bit PPG1 cycle setting buffer register ch0 | R/W | 11111111в |
| 0F9D ${ }_{\text {н }}$ | PPS00 | 8/16-bit PPG0 cycle setting buffer register ch0 | R/W |  |
| 0F9Eн | PDS01 | 8/16-bit PPG1 duty setting buffer register ch0 | R/W | 11111111в |
| 0F9Fн | PDS00 | 8/16-bit PPG0 duty setting buffer register ch0 | R/W | 11111111в |

(Continued)

## MB95100A Series

| Address | Register abbreviation | Register name | R/W | Initial value |
| :---: | :---: | :---: | :---: | :---: |
| OFAOH | PPS11 | 8/16-bit PPG1 cycle setting buffer register ch1 | R/W | 11111111в |
| 0FA1н | PPS10 | 8/16-bit PPG0 cycle setting buffer register ch1 | R/W | 11111111в |
| 0FA2н | PDS11 | 8/16-bit PPG1 duty setting buffer register ch1 | R/W | 11111111в |
| 0FA3н | PDS10 | 8/16-bit PPG0 duty setting buffer register ch1 | R/W | 1111111建 |
| OFA4 ${ }^{\text {¢ }}$ | PPGS | 8/16-bit PPG start register | R/W | 00000000в |
| 0FA5 | REVC | 8/16-bit PPG output inversion register | R/W | 00000000в |
| 0FA6н | TMRH0/ TMRLRHO | 16-bit timer register (Upper byte) ch0/ 16-bit reload register (Upper byte) ch0 | R/W | 00000000в |
| OFA7 ${ }^{\text {r }}$ | TMRLO/ TMRLRLO | 16-bit timer register (Lower byte) ch0/ 16-bit reload register (Lower byte) ch0 | R/W | 00000000в |
| 0FA8H | - | (Vacancy) | - | - |
| 0FA9н |  |  |  |  |
| ОFAAн | PDCRH0 | 16-bit PPG down counter register (Upper byte) ch0 | R | 00000000в |
| 0FABн | PDCRL0 | 16-bit PPG down counter register (Lower byte) ch0 | R | 00000000в |
| ОFACH | PCSRH0 | 16-bit PPG cycle setting buffer register (Upper byte) ch0 | R/W | 11111111в |
| 0FADH | PCSRLO | 16-bit PPG cycle setting buffer register (Lower byte) ch0 | R/W | 11111111в |
| ОFAEн | PDUTH0 | 16-bit PPG duty setting buffer register (Upper byte) ch0 | R/W | 11111111в |
| 0FAF ${ }_{\text {¢ }}$ | PDUTLO | 16-bit PPG duty setting buffer register (Lower byte) ch0 | R/W | 1111111建 |
| OFBOH | PDCRH1 | 16-bit PPG down counter register (Upper byte) ch1 | R | 00000000в |
| 0FB1н | PDCRL1 | 16-bit PPG down counter register (Lower byte) ch1 | R | 00000000в |
| 0FB2н | PCSRH1 | 16-bit PPG cycle setting buffer register (Upper byte) ch1 | R/W | 11111111в |
| 0FB3н | PCSRL1 | 16-bit PPG cycle setting buffer register (Lower byte) ch1 | R/W | 11111111в |
| OFB4 ${ }_{\text {¢ }}$ | PDUTH1 | 16-bit PPG duty setting buffer registe (Upper byte) ch1 | R/W | 11111111в |
| OFB5 | PDUTL1 | 16-bit PPG duty setting buffer register (Lower byte) ch1 | R/W | 11111111в |
| 0FB6 to О FBB н | - | (Vacancy) | - | - |
| OFBCH | BGR1 | LIN-UART baud rate generator register 1 | R/W | 00000000в |
| OFBD ${ }_{\text {¢ }}$ | BGR0 | LIN-UART baud rate generator register 0 | R/W | 00000000в |
| OFBEн | PSSR0 | UART/SIO prescaler selection register ch0 | R/W | 00000000в |
| OFBF\% | BRSR0 | UART/SIO baud rate setting register ch0 | R/W | 00000000в |
| OFCOH | - | (Vacancy) | - | - |
| 0FC1H |  |  |  |  |
| 0FC2н | AIDRH | A/D input disable register (Upper byte) | R/W | 00000000в |
| ОFC3н | AIDRL | A/D input disable register (Lower byte) | R/W | 00000000в |
| $\begin{aligned} & \text { OFC4н to } \\ & \text { OFE2н } \end{aligned}$ | - | (Vacancy) | - | - |

(Continued)

## MB95100A Series

(Continued)

| Address | Register abbreviation | Register name | R/W | Initial value |
| :---: | :---: | :---: | :---: | :---: |
| 0FE3н | WCDR | Watch counter data register | R/W | 00111111в |
| OFE4н to OFED | - | (Vacancy) | - | - |
| 0FEE, | ILSR | Input level select register | R/W | 00000000в |
| 0FEFH | WICR | Interrupt pin control register | R/W | 01000000в |
| 0FFOH to OFFFH | - | (Vacancy) | - | - |

- Read/write access symbols

R/W : Readable and Writable
R : Read only
W : Write only

- Initial value symbols

0 : The initial value of this bit is " 0 ".
1 : The initial value of this bit is " 1 ".
$X \quad$ : The initial value of this bit is undefined.

## MB95100A Series

## - INTERRUPT SOURCE TABLE

| Interrupt source | Interrupt request number | Vector table address |  | Bit name of interrupt level setting register | Same level priority order (atsimultaneous occurrence) |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Upper | Lower |  |  |
| External interrupt ch0 |  |  |  |  | High |
| External interrupt ch4 |  |  |  |  |  |
| External interrupt ch1 | IRQ1 | FFF8 | FFF9 |  |  |
| External interrupt ch5 | IR1 |  |  | L01 [1:0] |  |
| External interrupt ch2 | IR |  |  |  |  |
| External interrupt ch6 |  |  |  |  |  |
| External interrupt ch3 | IRQ3 | FFF4 | FFF5 | L03 [1-0] |  |
| External interrupt ch7 |  |  |  |  |  |
| UART/SIO ch0 | IRQ4 | FFF2 ${ }^{\text {¢ }}$ | FFF3 | L04 [1: 0] |  |
| 8/16-bit compound timer ch0 (Lower) | IRQ5 | FFFOH | FFF1 ${ }_{\text {н }}$ | L05 [1: 0] |  |
| 8/16-bit compound timer ch0 (Upper) | IRQ6 | FFEEH | FFEFH | L06 [1: 0] |  |
| LIN-UART (reception) | IRQ7 | FFECH | FFED ${ }_{\text {н }}$ | L07 [1: 0] |  |
| LIN-UART (transmission) | IRQ8 | FFEA | FFEB ${ }_{\text {н }}$ | L08 [1: 0] |  |
| 8/16-bit PPG ch1 (Lower) | IRQ9 | FFE8 | FFE9н | L09 [1: 0] |  |
| 8/16-bit PPG ch1 (Upper) | IRQ10 | FFE6 | FFE7н | L10 [1: 0] |  |
| 16-bit reload timer ch0 | IRQ11 | FFE4н | FFE5 | L11 [1:0] |  |
| 8/16-bit PPG ch0 (Upper) | IRQ12 | FFE2н | FFE3н | L12 [1:0] |  |
| 8/16-bit PPG ch0 (Lower) | IRQ13 | FFEOH | FFE1н | L13 [1: 0] |  |
| 8/16-bit compound timer ch1 (Upper) | IRQ14 | FFDE ${ }_{\text {¢ }}$ | FFDF | L14 [1: 0] |  |
| 16-bit PPG ch0 | IRQ15 | FFDC ${ }_{\text {¢ }}$ | FFDD | L15 [1: 0] |  |
| ${ }^{2} \mathrm{C}$ C ch0 | IRQ16 | FFDA | FFDB | L16 [1: 0] |  |
| 16-bit PPG ch1 | IRQ17 | FFD8 | FFD9н | L17 [1: 0] |  |
| 10-bit A/D converter | IRQ18 | FFD6н | FFD7н | L18 [1:0] |  |
| Timebase timer | IRQ19 | FFD4 ${ }_{\text {¢ }}$ | FFD5 | L19 [1:0] |  |
| Watch timer/counter | IRQ20 | FFD2н | FFD3н | L20 [1: 0] |  |
| External interrupt ch8 |  |  |  |  |  |
| External interrupt ch9 |  | FF | FFD | 21 [1:0] |  |
| External interrupt ch10 | IRQ21 | FFDOH | FFDir | L21 |  |
| External interrupt ch11 |  |  |  |  |  |
| 8/16-bit compound timer ch1 (Lower) | IRQ22 | FFCE | FFCF | L22 [1: 0] | $\nabla$ |
| FLASH | IRQ23 | FFCCH | FFCD | L23 [1: 0] | Low |

## MB95100A Series

## ELECTRICAL CHARACTERISTICS

## 1. Absolute Maximum Ratings

| Parameter | Symbol | Rating |  | Unit | Remarks |
| :--- | :---: | :---: | :---: | :---: | :--- |

(Continued)

## MB95100A Series

(Continued)

| Parameter | Symbol | Rating |  | Unit | Remarks |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |
| Power consumption | Pd | - | 320 | mW |  |
| Operating temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ | Other than MB95FV100A-101 |
| Storage temperature | Tstg | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |  |

*1 : The parameter is based on $\mathrm{AV}_{\mathrm{ss}}=\mathrm{V}_{\mathrm{ss}}=0.0 \mathrm{~V}$.
*2 : Apply equal potential to AVcc and Vcc . AVR should not exceed $\mathrm{AVcc}+0.3 \mathrm{~V}$.
*3 : $\mathrm{V}_{11}$ and $\mathrm{V}_{\mathrm{o}}$ should not exceed $\mathrm{V}_{\mathrm{cc}}+0.3 \mathrm{~V}$. $\mathrm{V}_{11}$ must not exceed the rating voltage. However, if the maximum current to/from an input is limited by some means with external components, the Iclamp rating supersedes the $\mathrm{V}_{11}$ rating.
*4 : Applicable to pins : P00 to P07, P10 to P14, P20 to P24, P30 to P37, P40 to P43, P52, P53, P70, P71, PE0 to PE3, PG0

- Use within recommended operating conditions.
- Use at DC voltage (current).
- The $+B$ signal should always be applied a limiting resistance placed between the $+B$ signal and the microcontroller.
- The value of the limiting resistance should be set so that when the $+B$ signal is applied the input current to the microcontroller pin does not exceed rated values, either instantaneously or for prolonged periods.
- Note that when the microcontroller drive current is low, such as in the power saving modes, the +B input potential may pass through the protective diode and increase the potential at the VCC pin, and this may affect other devices.
- Note that if the $+B$ signal is inputted when the microcontroller power supply is off (not fixed at 0 V ), the power supply is provided from the pins, so that incomplete operation may result.
- Note that if the +B input is applied during power-on, the power supply is provided from the pins and the resulting power supply voltage may not be sufficient to operate the power-on reset.
- Care must be taken not to leave the $+B$ input pin open.
- Sample recommended circuits :
- Input/Output Equivalent circuits


WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

## MB95100A Series

## 2. Recommended Operating Conditions

$(\mathrm{AVss}=\mathrm{Vss}=0.0 \mathrm{~V})$

| Parameter | Symbol | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |
| Power supply voltage | Vcc, <br> AV cc | 1.8*1 | 3.3 *2 | v | At normal operating, FLASH product, $\mathrm{T}_{\mathrm{A}}=-10^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
|  |  | $1.8{ }^{* 1}$ | 3.6 |  | At normal operating, MASK product, $\mathrm{T}_{\mathrm{A}}=-10^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}$ |
|  |  | 2.0*1 | 3.3 *2 |  | At normal operating, FLASH product, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
|  |  | 2.0*1 | 3.6 |  | At normal operating, MASK product, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}$ |
|  |  | 2.6 | 3.6 |  | MB95FV100A-101 |
|  |  | 1.5 | 3.3 *2 |  | Retain status of stop operation, FLASH product |
|  |  | 1.5 | 3.6 |  | Retain status of stop operation, MASK product |
| A/D converter reference input voltage | AVR | 1.8 | AVcc |  |  |
| Operating temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 | + 85 | ${ }^{\circ} \mathrm{C}$ | Other than MB95FV100A-101 |

*1: The values vary with the operating frequency.
*2 : Consult Fujitsu separately for a guarantee of a maximum value of 3.6 V.

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

## MB95100A Series

## 3. DC Characteristics

$\left(\mathrm{Vcc}=\mathrm{AVcc}=3.3 \mathrm{~V}, \mathrm{AVss}=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}\left[\mathrm{MB95FV} 100 \mathrm{~A}-101\right.$ is $\left.\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right]\right)$

| Parameter | $\begin{gathered} \text { Sym- } \\ \text { Sol } \end{gathered}$ | Pin name | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| "H" level input voltage | $\mathrm{V}_{\mathrm{H} 1}$ | P10, P67 | *1 | 0.7 Vcc | - | Vcc +0.3 | V | At selecting of CMOS input level (hysteresis input) |
|  | $\mathrm{V}_{\mathbf{H} 2}$ | P50, P51 | *1 | 0.7 Vcc | - | Vss +5.5 | V | At selecting of CMOS input level (hysteresis input) |
|  | VIHS1 | P00 to P07, P10 to P14, P20 to P24, P30 to P37, P40 to P43, P52, P53, P60 to P67, P70, P71, PE0 to PE3, PG0, PG1*2, PG2*2 | *1 | 0.8 Vcc | - | $\mathrm{Vcc}+0.3$ | V | Hysteresis input |
|  | VIHS2 | P50, P51, P80 to P83 | *1 | 0.8 Vcc | - | Vss +5.5 | V | Hysteresis input |
|  | Vнмм | $\overline{\text { RST, MOD }}$ | - | 0.7 Vcc | - | $\mathrm{Vcc}+0.3$ | V | CMOS input <br> (FLASH product) |
|  |  |  | - | 0.8 Vcc | - | Vcc +0.3 | V | Hysteresis input (MASK product) |
| "L" level input voltage | VIL | P10, P50, P51, P67 | *1 | Vss - 0.3 | - | 0.3 Vcc | V | At selecting of CMOS input level (hysteresis input) |
|  | Vils | P00 to P07, P10 to P14, P20 to P24, P30 to P37, P40 to P43, P50 to P53, P60 to P67, P70, P71, P80 to P83, PE0 to PE3, PG0, PG1*2, PG2*2 | *1 | Vss - 0.3 | - | 0.2 Vcc | V | Hysteresis input |
|  | VILM | $\overline{\text { RST, MOD }}$ | - | Vss - 0.3 | - | 0.3 Vcc | V | CMOS input <br> (FLASH product) |
|  |  |  | - | Vss - 0.3 | - | 0.2 Vcc | V | Hysteresis input (MASK product) |
| Open-drain output application voltage | V ${ }_{\text {d }}$ | P50, P51, P80 to P83 | - | Vss - 0.3 | - | Vss +5.5 | V |  |
| "H" level output voltage | Vон1 | Output pin other than P00 to P07 | $\begin{aligned} & \mathrm{loH}= \\ & -4.0 \mathrm{~mA} \end{aligned}$ | 2.4 | - | - | V | MB95FV100A-101 a conditional : Іон $=-2.0 \mathrm{~mA}$ |
|  | Vон2 | P00 to P07 | $\begin{aligned} & \text { Іон }= \\ & -8.0 \mathrm{~mA} \end{aligned}$ | 2.4 | - | - | V | MB95FV100A-101 a conditional : $\mathrm{I} \mathrm{H}=-5.0 \mathrm{~mA}$ |

(Continued)

## MB95100A Series

$\left(\mathrm{Vcc}=\mathrm{AVcc}=3.3 \mathrm{~V}, \mathrm{AVss}=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}\left[\mathrm{MB95FV} 100 \mathrm{~A}-101\right.$ is $\left.\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right]\right)$

| Parameter | Sym bol | Pin name | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| "L" level output voltage | Voli | Output pin other than P00 to P07 | $\mathrm{loL}=4.0 \mathrm{~mA}$ | - | - | 0.4 | V | MB95FV100A-101 a conditional : $\mathrm{loL}=3.0 \mathrm{~mA}$ |
|  | VoL2 | P00 to P07 | $\mathrm{loL}=12 \mathrm{~mA}$ | - | - | 0.4 | V | MB95FV100A-101 a conditional : $\mathrm{loL}=8.0 \mathrm{~mA}$ |
| Input leakage current (High-Z output leakage current) | 1 L | Port other than P50, P51, P80 to P83 | $0.0 \mathrm{~V}<\mathrm{V}_{1}<\mathrm{Vcc}$ | -5 | - | + 5 | $\mu \mathrm{A}$ | When no pull-up resistor is specified |
| Open-drain output leakage current | 1 lıod | $\begin{aligned} & \text { P50, P51, P80 to } \\ & \text { P83 } \end{aligned}$ | $\begin{aligned} & 0.0 \mathrm{~V}<\mathrm{V}_{1}< \\ & \mathrm{Vss}+5.5 \mathrm{~V} \end{aligned}$ | - | - | + 5 | $\mu \mathrm{A}$ |  |
| Pull-up resistor | Rpull | P10 to P14, P20 to P24, P30 to P37, P40 to P43, P52, P53, P70, P71, PE0 to PE3, PG0, PG1*2, PG2*2 | $\mathrm{V}_{1}=0.0 \mathrm{~V}$ | 25 | 50 | 100 | $\mathrm{k} \Omega$ | When specifying pull-up resistor |
| Pull-down resistor | Rмод | MOD | V I $=\mathrm{Vcc}$ | 50 | 100 | 200 | k $\Omega$ | MASK product only |
| Power supply current ${ }^{\star 3}$ | Icc | Vcc (External clock operation) | $\begin{aligned} & \mathrm{F}_{\mathrm{cH}}=20 \mathrm{MHz} \\ & \mathrm{fmp}=10 \mathrm{MHz} \\ & \text { Main clock mode } \\ & \text { (divided by 2) } \end{aligned}$ | - | 11 | 14 | mA | FLASH product |
|  |  |  |  | - | 7.3 | 10 | mA | MASK product |
|  |  |  |  | - | 30 | 35 | mA | FLASH product (at FLASH writing and erasing) |
|  | Iccs |  | $\begin{aligned} & \hline \mathrm{FcH}=20 \mathrm{MHz} \\ & \mathrm{fmp}=10 \mathrm{MHz} \\ & \text { Main Sleep mode } \\ & \text { (divided by 2) } \end{aligned}$ | - | 4.5 | 6 | mA |  |
|  | Iccı |  | $\begin{aligned} & \hline \mathrm{F}_{\mathrm{cL}}=32 \mathrm{kHz} \\ & \mathrm{fmpl}=16 \mathrm{kHz} \\ & \text { Subclock mode } \\ & \text { (divided by 2), } \\ & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ | - | 25 | 35 | $\mu \mathrm{A}$ |  |
|  | Iccls |  | $\begin{aligned} & \mathrm{FcL}=32 \mathrm{kHz} \\ & \mathrm{fmpl}=16 \mathrm{kHz} \\ & \text { Sub sleep mode } \\ & \text { (divided by 2), } \\ & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ | - | 7 | 15 | $\mu \mathrm{A}$ |  |

(Continued)

## MB95100A Series

(Continued)

| Parameter | $\begin{gathered} \text { Sym- } \\ \text { bol } \end{gathered}$ | Pin name | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| Power supply current ${ }^{* 3}$ | Ісст | Vcc (External clock operation) | $\mathrm{F}_{\mathrm{cL}}=32 \mathrm{kHz}$ Watch mode Main stop mode $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | 2 | 10 | $\mu \mathrm{A}$ | FLASH product |
|  |  |  |  | - | 1 | 5 | $\mu \mathrm{A}$ | MASK product |
|  | Iccmpll |  | $\begin{aligned} & \mathrm{FcH}=4 \mathrm{MHz} \\ & \mathrm{fmp}=10 \mathrm{MHz} \\ & \text { Main PLL mode } \\ & \text { (multiplied by 2.5) } \\ & \hline \end{aligned}$ | - | 10 | 14 | mA | FLASH product |
|  |  |  |  | - | 6.7 | 10 | mA | MASK product |
|  | Iccspll |  | $\begin{aligned} & \hline \mathrm{FcL}=32 \mathrm{kHz} \\ & \mathrm{fmpl}=128 \mathrm{kHz} \\ & \text { Sub PLL mode } \\ & \text { (multiplied by 4), } \\ & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ | - | 190 | 250 | $\mu \mathrm{A}$ |  |
|  | Icts |  | $\mathrm{F}_{\mathrm{CH}}=10 \mathrm{MHz}$ <br> Timebase timer mode $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | 0.4 | 0.5 | mA |  |
|  | Icch |  | Sub stop mode $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | 1 | 5 | $\mu \mathrm{A}$ |  |
|  | IA |  | $\mathrm{F}_{\mathrm{CH}}=10 \mathrm{MHz}$ At operating of $A / D$ conversion | - | 1.3 | 2.2 | mA |  |
|  | Іан | AVcc | $\mathrm{F}_{\mathrm{cH}}=10 \mathrm{MHz}$ <br> At stopping A/D conversion $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | 1 | 5 | $\mu \mathrm{A}$ |  |
| Input capacitance | Cin | Other than AVcc, AVss, AVR, Vcc, Vss | - | - | 5 | 15 | pF |  |

*1: P10, P50, P51, and P67 can switch the input level to either the CMOS input level or hysteresis input level. The switching of the input level can be set by the input level selection register (ILSR).
*2: Single-clock product only
*3 : The power-supply current is determined by the external clock.

- Refer to "4. AC characteristics (1) Clock Timing" for Fch and Fcl.
- Refer to "4. AC characteristics (2) Source Clock/Machine Clock" for fmp and fmpl.


## MB95100A Series

## 4. AC Characteristics

(1) Clock Timing
$\left(\mathrm{Vcc}=3.3 \mathrm{~V}, \mathrm{AVss}=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$

| Parameter | $\begin{aligned} & \text { Sym- } \\ & \text { bol } \end{aligned}$ | Pin | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| Clock frequency | Fch | X0, X1 | - | 1 | - | 10 | MHz | When using Main oscillation circuit |
|  |  |  |  | 1 | - | 20 | MHz | When using external clock |
|  |  |  |  | 3 | - | 10 | MHz | Main PLL multiplied by 1 |
|  |  |  |  | 3 | - | 5 | MHz | Main PLL multiplied by 2 |
|  |  |  |  | 3 | - | 4 | MHz | Main PLL multiplied by 2.5 |
|  |  |  |  | - | 32.768 | - | kHz | When using Sub oscillation circuit |
|  | Fcı | X0A, X1A |  | - | 32.768 | - | kHz | When using sub PLL FLASH product : $\mathrm{Vcc}=2.3 \mathrm{~V}$ to 3.3 V MASK product: $\mathrm{Vcc}=2.3 \mathrm{~V}$ to 3.6 V |
| Clock cycle time | thcyl | X0, X1 |  | 100 | - | 1000 | ns | When using Main oscillation circuit |
|  |  |  |  | 50 | - | 1000 | ns | When using external clock |
|  | tıcyl | X0A, X1A |  | - | 30.5 | - | $\mu \mathrm{s}$ | When using Sub oscillation circuit |
| Input clock pulse width | twh1 twL1 | X0 |  | 10 | - | - | ns | When using external clock Duty ratio is about $30 \%$ to $70 \%$. |
|  | twh2 <br> twL2 | X0A |  | - | 15.2 | - | $\mu \mathrm{s}$ |  |
| Input clock rise time and fall time | $\begin{aligned} & \text { tcr } \\ & \text { tcc } \end{aligned}$ | X0, X0A |  | - | - | 5 | ns | When using external clock |

## MB95100A Series

- X0 and X1 Timing and Applying Conditions

- Main Clock Applying Conditions

When using a crystal or ceramic oscillator


When using external clock


- X0A and X1A Timing and Applying Conditions

- SubClock Applying Conditions

When using a crystal or ceramic oscillator


When using external clock


## MB95100A Series

(2) Source Clock/Machine Clock
$\left(\mathrm{Vcc}=3.3 \mathrm{~V}, \mathrm{AVss}=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |
| Source clock*1 (Clock before setting division) | SCLK | - | 100 | - | 2000 | ns | When using Main clock <br> Min: $\mathrm{F}_{\mathrm{CH}}=10 \mathrm{MHz}$, PLL multiplied by 1 <br> Max : $\mathrm{F}_{\mathrm{CH}}=1 \mathrm{MHz}$, divided by 2 |
|  |  |  | 7.6 | - | 61.0 | $\mu \mathrm{s}$ | When using Subclock <br> Min : Fcl $=32 \mathrm{kHz}$, PLL multiplied by 4 <br> Max: Fcı $=32 \mathrm{kHz}$, divided by 2 |
| Source clock frequency | fsp | - | 0.5 | - | 10.0 | MHz | When using Main clock |
|  | fspl | - | 16.384 | - | 131.072 | kHz | When using Subclock |
| Machine clock*2 (Minimum instruction execution time) | MCLK | - | 100 | - | 32000 | ns | When using Main clock <br> Min : SLCK = 10 MHz , no division Max : SLCK $=0.5 \mathrm{MHz}$, divided by 16 |
|  |  |  | 7.6 | - | 976.5 | $\mu \mathrm{s}$ | When using Subclock <br> Min : SLCK = 131 kHz , no division <br> Max : SLCK $=16 \mathrm{kHz}$, divided by 16 |
| Machine clock frequency | fmp | - | 0.031 | - | 10.000 | MHz | When using Main clock |
|  | fmpl |  | 1.024 | - | 131.072 | kHz | When using Subclock |

*1: Clock before setting division due to machine clock division ratio selection bit (SYCC : DIV1 and DIV0) . This source clock is divided by the machine clock division ratio selection bit (SYCC : DIV1 and DIV0), and it becomes the machine clock. Further, the source clock can be selected as follow.

- Main clock divided by 2
- PLL multiplication of main clock (select from 1, 2, 2.5 multiplication)
- Subclock divided by 2
- PLL multiplication of subclock (select from 2, 3, 4 multiplication)
*2 : Operation clock of the microcontroller. Machine clock can be selected as follow.
- Source clock (no division)
- Source clock divided by 4
- Source clock divided by 8
- Source clock divided by 16


## MB95100A Series

## - Operating voltage - Operating frequency

- MASK product

- FLASH product


Note: In operating by 2.0 V or less, only " $\mathrm{T}_{\mathrm{A}}=-10^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ " is guaranteed.

## MB95100A Series

(Continued)

- Main PLL operation frequency



## MB95100A Series

(3) Reset Timing
$\left(\mathrm{Vcc}=3.3 \mathrm{~V}, \mathrm{AVss}=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |
| $\overline{R S T}$ "L" level pulsewidth | trstL | $2 \mathrm{MCLK}^{* 1}$ | - | ns | At normal operating |
|  |  | Oscillation time of oscillator*2 $+2 \text { MCLK }^{* 1}$ | - | ns | At stop mode, subclock mode, sub sleep mode, and watch mode |

*1 : Refer to " (2) Source Clock/Machine Clock" for MCLK.
*2 : Oscillation time of oscillator is the time that the amplitude reaches $90 \%$. In the crystal oscillator, the oscillation time is between several ms and tens of ms . In FAR/ceramic oscillators, the oscillation time is between hundreds of $\mu \mathrm{s}$ and several ms . In the external clock, the oscillation time is 0 ms .

- At normal operating
$\overline{\text { RST }}$

- At stop mode, subclock mode, sub sleep mode, and watch mode



## MB95100A Series

(4) Power-on Reset
(AVss $=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Conditions | Value |  | Unit | Remarks |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| Power supply rising time | $\mathrm{tr}_{\mathrm{R}}$ | - | - | 36 | ms |  |
| Power supply cutoff time | toff | - | 1 | - | ms | Due to repeated <br> operations |

Note : The power supply must be turned on within the selected oscillation stabilization time.


## MB95100A Series

(5) Peripheral Input Timing

$$
\left(\mathrm{Vcc}=3.3 \mathrm{~V}, \mathrm{AVss}=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Pin name | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| Peripheral input "H" pulse width | tur | INT00 to INT07, INT10 to INT13, EC0, EC1, TIO, TRG0/ADTG, TRG1 | 2 MCLK* | - | ns |  |
| Peripheral input "L" pulse width | trim |  | 2 MCLK* | - | ns |  |

* : Refer to " (2) Source Clock/Machine Clock" for MCLK.

INT00 to INT07,
INT10 to INT13, EC0, EC1, TIO, TRGO/ADTG, TRG1


## MB95100A Series

(6) UART/SIO, Serial I/O Timing
$\left(\mathrm{Vcc}=3.3 \mathrm{~V}, \mathrm{AVss}=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Conditions | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |  |
| Serial clock cycle time | tscyc | UCK0 | Internal clock operation | $4 \mathrm{MCLK}^{*}$ | - | ns |  |
| UCK $\downarrow \rightarrow$ UO time | tslov | UCKO, UOO |  | - 190 | 190 | ns |  |
| Valid UI $\rightarrow$ UCK $\uparrow$ | tivsh | UCKO, UIO |  | 2 MCLK* | - | ns |  |
| UCK $\uparrow \rightarrow$ valid UI hold time | tshix | UCKO, UIO |  | 2 MCLK* | - | ns |  |
| Serial clock "H" pulse width | tshsL | UCK0 | External clock operation | 4 MCLK $^{*}$ | - | ns |  |
| Serial clock "L" pulse width | tstsh | UCK0 |  | 4 MCLK $^{*}$ | - | ns |  |
| UCK $\downarrow \rightarrow$ UO time | tslov | UCKO, UO0 |  | - | 190 | ns |  |
| Valid UI $\rightarrow$ UCK $\uparrow$ | tivsh | UCK0, UIO |  | 2 MCLK* | - | ns |  |
| UCK $\uparrow \rightarrow$ valid UI hold time | tshix | UCKO, UIO |  | 2 MCLK* | - | ns |  |

* : Refer to " (2) Source Clock/Machine Clock" for MCLK.
- Internal shift clock mode

- External shift clock mode



## MB95100A Series

## (7) LIN-UART Timing

ESCR : SCES = 0, ECCR : SCDE = 0

| Parameter | $\begin{gathered} \text { Sym- } \\ \text { bol } \end{gathered}$ | Pin name | (Vcc = 3.3 V, AVss | $\mathrm{ss}=0.0 \mathrm{~V}$ | $-40^{\circ} \mathrm{C}$ | + 85 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Conditions | Value |  | Unit |
|  |  |  |  | Min | Max |  |
| Serial clock cycle time | tscre | SCK | Internal clock operation output pin : $\mathrm{CL}=80 \mathrm{pF}+1 \mathrm{TTL}$ | $5 \mathrm{MCLK}^{*}$ | - | ns |
| SCK $\uparrow \rightarrow$ SOT delay time | tstovi | SCK, SOT |  | -95 | 95 | ns |
| Valid SIN $\rightarrow$ SCK $\uparrow$ | tivsHı | SCK, SIN |  | $\begin{gathered} \mathrm{MCLK}^{*}+ \\ 190 \end{gathered}$ | - | ns |
| SCK $\uparrow \rightarrow$ valid SIN hold time | tsHIXI | SCK, SIN |  | 0 | - | ns |
| Serial clock "L" pulse width | tstsh | SCK | External clock operation output pin :$\mathrm{CL}=80 \mathrm{pF}+1 \mathrm{TTL}$ | $\begin{gathered} 3 \mathrm{MCLK}_{\mathrm{t}} \mathrm{t}_{\mathrm{k}}- \\ \hline \end{gathered}$ | - | ns |
| Serial clock "H" pulse width | tshsL | SCK |  | MCLK* +95 | - | ns |
| SCK $\downarrow \rightarrow$ SOT delay time | tslove | SCK, SOT |  | - | $\begin{array}{\|c} 2 \text { MCLK }^{*}+ \\ 95 \end{array}$ | ns |
| Valid SIN $\rightarrow$ SCK $\uparrow$ | tivshe | SCK, SIN |  | 190 | - | ns |
| SCK $\uparrow \rightarrow$ valid SIN hold time | tshixe | SCK, SIN |  | MCLK* +95 | - | ns |
| SCK fall time | tF | SCK |  | - | 10 | ns |
| SCK rise time | tR | SCK |  | - | 10 | ns |

[^0]
## MB95100A Series

- Internal shift clock mode

- External shift clock mode



## MB95100A Series

ESCR : $\operatorname{SCES}=1$, ECCR $: S C D E=0$

[^1]
## MB95100A Series

- Internal shift clock mode

- External shift clock mode



## MB95100A Series

ESCR : SCES = 0, ECCR : SCDE =1

| Parameter | Symbol | Pin name | Conditions | Value |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |
| Serial clock cycle time | tscyc | SCK | Internal clock operation output pin :$\mathrm{CL}=80 \mathrm{pF}+1 \mathrm{TTL}$ | 5 MCLK* | - | ns |
| SCK $\uparrow \rightarrow$ SOT delay time | tshovi | SCK, SOT |  | -95 | 95 | ns |
| Valid SIN $\rightarrow$ SCK $\downarrow$ | tivsul | SCK, SIN |  | MCLK* 190 | - | ns |
| SCK $\downarrow \rightarrow$ valid SIN hold time | tsuxı | SCK, SIN |  | 0 | - | ns |
| SOT $\rightarrow$ SCK $\downarrow$ delay time | tsovLI | SCK, SOT |  | - | 4 MCLK* | ns |

*: Refer to " (2) Source Clock/Machine Clock" for MCLK.


## MB95100A Series

ESCR : SCES = 1, ECCR : SCDE = 1

| Parameter | Symbol | Pin name | Conditions | Value |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |
| Serial clock cycle time | tscre | SCK | Internal clock operating output pin : $\mathrm{CL}=80 \mathrm{pF}+1 \mathrm{TTL}$ | 5 MCLK* | - | ns |
| SCK $\downarrow \rightarrow$ SOT hold time | tslovi | SCK, SOT |  | -95 | 95 | ns |
| Valid SIN $\rightarrow$ SCK $\uparrow$ | tivsHI | SCK, SIN |  | MCLK* +190 | - | ns |
| SCK $\uparrow \rightarrow$ valid SIN hold time | tshixı | SCK, SIN |  | 0 | - | ns |
| SOT $\rightarrow$ SCK $\uparrow$ delay time | tsovH | SCK, SOT |  | - | $4 \mathrm{MCLK}{ }^{*}$ | ns |

*: Refer to " (2) Source Clock/Machine Clock" for MCLK.


## MB95100A Series

(8) $I^{2} C$ Timing
$\left(\mathrm{Vcc}=3.3 \mathrm{~V}, \mathrm{AVss}=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Conditions | Value |  |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Standard-mode |  | Fast-mode |  |  |  |
|  |  |  | Min | Max | Min | Max |  |  |
| SCL clock frequency | fscl | $\begin{aligned} & \mathrm{R}=1.7 \mathrm{k} \Omega, \\ & \mathrm{C}=50 \mathrm{pF}^{* 1} \end{aligned}$ | 0 | 100 | 0 | 400 | kHz |  |
| (Repeat) Start condition hold time SDA $\downarrow \rightarrow$ SCL $\downarrow$ | thd;sta |  | 4.0 | - | 0.6 | - | $\mu \mathrm{s}$ |  |
| SCL clock "L" width | tıow |  | 4.7 | - | 1.3 | - | $\mu \mathrm{s}$ |  |
| SCL clock "H" width | tHIGH |  | 4.0 | - | 0.6 | - | $\mu \mathrm{s}$ |  |
| (Repeat) Start condition setup time SCL $\uparrow \rightarrow$ SDA $\downarrow$ | tsu;sta |  | 4.7 | - | 0.6 | - | $\mu \mathrm{s}$ |  |
| Data hold time SCL $\downarrow \rightarrow$ SDA $\downarrow \uparrow$ | tho; ${ }_{\text {dat }}$ |  | 0 | $3.45{ }^{* 2}$ | 0 | 0.9*3 | $\mu \mathrm{s}$ |  |
| Data setup time SDA $\downarrow \uparrow \rightarrow$ SCL $\uparrow$ | tsu;dat |  | 0.25 | - | 0.1 | - | $\mu \mathrm{s}$ |  |
| Stop condition setup time SCL $\uparrow \rightarrow$ SDA $\uparrow$ | tsu;sto |  | 4 | - | 0.6 | - | $\mu \mathrm{s}$ |  |
| Bus free time between stop condition and start condition | teuf |  | 4.7 | - | 1.3 | - | $\mu \mathrm{s}$ |  |

*1: R, C : Pull-up resistor and load capacitor of the SCL and SDA lines.
*2 : The maximum tнд;дат have only to be met if the device dose not stretch the "L" width (tıow) of the SCL signal.
*3: A Fast-mode $\mathrm{I}^{2} \mathrm{C}$-bus device can be used in a Standard-mode $\mathrm{I}^{2} \mathrm{C}$-bus system, but the requirement tsu;DAT $\geq 250$ ns must then be met.


## MB95100A Series

| Parameter | $\begin{aligned} & \text { Sym- } \\ & \text { bol } \end{aligned}$ | I/O Timing |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |
| SCL clock "L" width | tıow | $\begin{aligned} & \left(2+\mathrm{nm}^{\star 2} / 2\right) \\ & \text { MCLK }^{* 1}-20 \end{aligned}$ | - | ns | Master mode |
| SCL clock "H" width | tнIG | $\begin{gathered} \left(\mathrm{nm}^{* 2} / 2\right) \\ \text { CCLK }^{* 1}-20 \end{gathered}$ | $\begin{gathered} \left(n m^{* 2} / 2\right) \\ M_{C L K}{ }^{* 1}+20 \end{gathered}$ | ns | Master mode |
| Start condition hold time | thd; STA | $\begin{aligned} & \left(-1+\mathrm{nm}^{* 2} / 2\right) \\ & \text { MCLK }^{* \bar{n} 1}-20 \end{aligned}$ | $\begin{gathered} \left(-1+\mathrm{nm}^{\star 2}\right) \\ \text { MCLK }^{\star 1}+20 \end{gathered}$ | ns | Master mode Maximum value is applied when $m, n=1,8$. Otherwise, the minimum value is applied. |
| Stop condition setup time | tsu;sтo | $\begin{aligned} & \left(1+\mathrm{nm}^{* 2} / 2\right) \\ & \text { MCLK*ñ }-20 \end{aligned}$ | $\begin{aligned} & \left(1+\mathrm{nm}^{\star 2} / 2\right) \\ & \text { MCLK }^{* 1}+20 \end{aligned}$ | ns | Master mode |
| Start condition setup time | tsu;STA | $\begin{aligned} & \left(1+\mathrm{nm}^{\star 2} / 2\right) \\ & \text { MCLK }^{\star 1}-20 \end{aligned}$ | $\begin{aligned} & \left(1+\mathrm{nm}^{\star 2} / 2\right) \\ & \text { MCLK }^{\star 1}+20 \end{aligned}$ | ns | Master mode |
| Bus free time between stop condition and start condition | tbuf | $\begin{gathered} \left(2 \mathrm{~nm}^{* 2}+4\right) \\ \text { MCLK }^{* 1}-20 \end{gathered}$ | - | ns |  |
| Data hold time | thdidat | 3 MCLK $^{\star 1}$ - 20 | - | ns | Master mode |
| Data setup time | tsu;Dat | $\begin{aligned} & \left(-2+\mathrm{nm}^{* 2} / 2\right) \\ & \text { MCLK*1 }^{* 1}-20 \end{aligned}$ | $\begin{aligned} & \left(-1+\mathrm{nm}^{\star 2} / 2\right) \\ & \text { MCLK }^{* 1}+20 \end{aligned}$ | ns | Master mode <br> When assuming that "L" of SCL is not extended, the minimum value is applied to first bit of continuous data. Otherwise, the maximum value is applied. |
| Setup time between clearing interrupt and SCL rising | tsu;int | $\begin{gathered} \left(\mathrm{nm}^{\star 2} / 2\right) \\ M C L K^{\star 1}-20 \end{gathered}$ | $\begin{aligned} & \left(1+\mathrm{nm}^{\star 2} / 2\right) \\ & \mathrm{MCLK}{ }^{\star 1}+20 \end{aligned}$ | ns | Minimum value is applied to interrupt at 9th SCL $\downarrow$. <br> Maximum value is applied to interrupt at 8th SCL $\downarrow$. |
| SCL clock "L" width | tow | 4 MCLK $^{* 1}$ - 20 | - | ns | At reception |
| SCL clock "H" width | tнIGн | 4 MCLK $^{* 1}-20$ | - | ns | At reception |
| Start condition detection | thd; STA | 2 MCLK $^{* 1}-20$ | - | ns | Undetected when 1 MCLK is used at reception |
| Stop condition detection | tsu;sto | 2 MCLK $^{* 1}-20$ | - | ns | Undetected when 1 MCLK is used at reception |
| Restart condition detection condition | tsu;STA | 2 MCLK $^{* 1}-20$ | - | ns | Undetected when 1 MCLK is used at reception |
| Bus free time | tbuf | 2 MCLK $^{* 1}-20$ | - | ns | At reception |
| Data hold time | thd;DAT | 2 MCLK $^{\star 1}-20$ | - | ns | At slave transmission mode |
| Data setup time | tsu;DAt | $\begin{gathered} \text { thow }-3 M C L K^{\star 1}- \\ 20 \end{gathered}$ | - | ns | At slave transmission mode |
| Data hold time | thdidat | 0 | - | ns | At reception |
| Data setup time | tsu;Dat | MCLK*1 - 20 | - | ns | At reception |

(Continued)

## MB95100A Series

(Continued)
$\left(\mathrm{Vcc}=3.3 \mathrm{~V}, \mathrm{AVss}=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | I/O Timing |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |
| SDA $\downarrow \rightarrow$ SCL $\uparrow$ <br> (at wakeup function) | twakeup | Oscillation stabilization wait time + 2 MCLK $^{* 1}-20$ | - | ns |  |

*1: Refer to " (2) Source Clock/Machine Clock" for MCLK.
*2 : • m is CS4 bit and CS3 bit (bit 4 and bit 3) of clock control register (ICCR) .

- n is CS2 bit to CS0 bit (bit 2 to bit 0 ) of clock control register (ICCR) .
- Actual timing of $\mathrm{I}^{2} \mathrm{C}$ is determined by m and n values set by the machine clock (MCLK) and ICCR [4:0].
- Standard-mode :
m and n can be set at the range : $0.9 \mathrm{MHz}<\operatorname{MCLK}$ (machine clock) $<10 \mathrm{MHz}$.
Setting of $m$ and $n$ determines the machine clock that can be used below.

$$
\begin{aligned}
&(\mathrm{m}, \mathrm{n})=(1,8) \\
&(\mathrm{m}, \mathrm{n})=(1,22),(5,4),(6,4),(7,4),(8,4): 0.9 \mathrm{MHz}<\mathrm{MCLK} \leq 1 \mathrm{MHz} \\
&(\mathrm{~m}, \mathrm{n})=(1,38),(5,8),(6,8),(7,8),(8,8): 0.9 \mathrm{MHz}<\mathrm{MCLK} \leq 2 \mathrm{MHz} \\
&(\mathrm{~m}, \mathrm{n})=(1,98) \\
&: 0.9 \mathrm{MHz}<M C L K \leq 4 \mathrm{MHz} \\
&
\end{aligned}
$$

- Fast-mode :
$m$ and $n$ can be set at the range : $3.3 \mathrm{MHz}<\mathrm{MCLK}$ (machine clock) $<10 \mathrm{MHz}$.
Setting of $m$ and $n$ determines the machine clock that can be used below.
$(m, n)=(1,8)$
: $3.3 \mathrm{MHz}<\mathrm{MCLK} \leq 4 \mathrm{MHz}$
$(\mathrm{m}, \mathrm{n})=(1,22),(5,4): 3.3 \mathrm{MHz}<\mathrm{MCLK} \leq 8 \mathrm{MHz}$
$(m, n)=(6,4) \quad: 3.3 \mathrm{MHz}<$ MCLK $\leq 10 \mathrm{MHz}$


## MB95100A Series

## 5. A/D Converter

(1) A/D Converter Electrical Characteristics
( $\mathrm{AVcc}=\mathrm{Vcc}=1.8 \mathrm{~V}$ to 3.3 V [FLASH product], $\mathrm{AVcc}=\mathrm{Vcc}=1.8 \mathrm{~V}$ to 3.6 V [MASK product], $\mathrm{AVss}=\mathrm{Vss}=0.0 \mathrm{~V}$,
$\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |
| Resolution | - | - | - | 10 | bit |  |
| Total error |  | -3.0 | - | + 3.0 | LSB |  |
| Linearity error |  | -2.5 | - | +2.5 | LSB |  |
| Differential linear error |  | -1.9 | - | +1.9 | LSB |  |
| Zero transition voltage | Vot | $\begin{gathered} \text { AVss - } 1.5 \\ \text { LSB } \end{gathered}$ | $\begin{gathered} \mathrm{AVss}+0.5 \\ \text { LSB } \end{gathered}$ | $\begin{gathered} \text { AVss }+2.5 \\ \text { LSB } \end{gathered}$ | V | FLASH product : <br> $2.7 \mathrm{~V} \leq \mathrm{AVcc} \leq 3.3 \mathrm{~V}$ <br> MASK product : $2.7 \mathrm{~V} \leq \mathrm{AVcc} \leq 3.6 \mathrm{~V}$ |
|  |  | $\begin{gathered} \hline \text { AVss }-0.5 \\ \text { LSB } \end{gathered}$ | $\begin{gathered} \hline \text { AVss }+1.5 \\ \text { LSB } \end{gathered}$ | $\begin{gathered} \hline \text { AVss }+3.5 \\ \text { LSB } \end{gathered}$ | V | $1.8 \mathrm{~V} \leq \mathrm{AVcc}<2.7 \mathrm{~V}$ |
| Full-scale transition voltage | $V_{\text {fst }}$ | $\begin{gathered} \text { AVR - } 3.5 \\ \text { LSB } \end{gathered}$ | AVR - 1.5 LSB | $\begin{gathered} \text { AVR }+0.5 \\ \text { LSB } \end{gathered}$ | V | FLASH product : <br> $2.7 \mathrm{~V} \leq \mathrm{AVcc} \leq 3.3 \mathrm{~V}$ <br> MASK product : <br> $2.7 \mathrm{~V} \leq \mathrm{AVcc} \leq 3.6 \mathrm{~V}$ |
|  |  | $\begin{gathered} \text { AVR - } 2.5 \\ \text { LSB } \end{gathered}$ | $\begin{gathered} \text { AVR - } 0.5 \\ \text { LSB } \end{gathered}$ | $\begin{gathered} \mathrm{AVR}+1.5 \\ \mathrm{LSB} \end{gathered}$ | V | $1.8 \mathrm{~V} \leq \mathrm{AVcc}<2.7 \mathrm{~V}$ |
| Compare time | - | 0.6 | - | 16,500 | $\mu \mathrm{s}$ | FLASH product : <br> $2.7 \mathrm{~V} \leq \mathrm{AVcc} \leq 3.3 \mathrm{~V}$ <br> MASK product : $2.7 \mathrm{~V} \leq \mathrm{AVcc} \leq 3.6 \mathrm{~V}$ |
|  |  | 20 | - | 16,500 | $\mu \mathrm{s}$ | $1.8 \mathrm{~V} \leq \mathrm{AVcc}<2.7 \mathrm{~V}$ |
| Sampling time | - | 0.4 | - | $\infty$ | $\mu \mathrm{s}$ | FLASH product : <br> $2.7 \mathrm{~V} \leq \mathrm{AVcc} \leq 3.3 \mathrm{~V}$ <br> MASK product : <br> $2.7 \mathrm{~V} \leq \mathrm{AVcc} \leq 3.6 \mathrm{~V}$ external impedance < at $1.8 \mathrm{k} \Omega$ |
|  |  | 30 | - | $\infty$ | $\mu \mathrm{s}$ | $1.8 \mathrm{~V} \leq \mathrm{AVcc}<2.7 \mathrm{~V}$ external impedance < at $14.8 \mathrm{k} \Omega$ |
| Analog input current | IAIN | -0.3 | - | 0.3 | $\mu \mathrm{A}$ |  |
| Analog input voltage range | Vain | AVss | - | AVR | V |  |
| Reference voltage | - | AVss + 1.8 | - | AVcc | V | AVR pin |
| Reference voltage supply current | In | - | 400 | 600 | $\mu \mathrm{A}$ | AVR pin, During A/D operation |
|  | Івн | - | - | 5 | $\mu \mathrm{A}$ | AVR pin, At stop mode |

## MB95100A Series

## (2) Notes on Using A/D Converter

## - About the external impedance of analog input and its sampling time

- A/D converter with sample and hold circuit. If the external impedance is too high to keep sufficient sampling time, the analog voltage charged to the internal sample and hold capacitor is insufficient, adversely affecting A/D conversion precision.
- Analog input circuit model


During sampling : ON

$$
\begin{array}{ccc} 
& \text { R } & \text { C } \\
2.7 \mathrm{~V} \leq \mathrm{AVcc} \leq 3.6 \mathrm{~V} & 1.7 \mathrm{k} \Omega \text { (Max) } & 14.5 \mathrm{pF} \text { (Max) } \\
1.8 \mathrm{~V} \leq \mathrm{AVcc}<2.7 \mathrm{~V} & 84 \mathrm{k} \Omega \text { (Max) } & 25.2 \mathrm{pF} \text { (Max) }
\end{array}
$$

Note : The values are reference values.

- To satisfy the A/D conversion precision standard, consider the relationship between the external impedance and minimum sampling time and either adjust the resistor value and operating frequency or decrease the external impedance so that the sampling time is longer than the minimum value.
- The relationship between external impedance and minimum sampling time

- If the sampling time cannot be sufficient, connect a capacitor of about $0.1 \mu \mathrm{~F}$ to the analog input pin.


## - About errors

As |AVR - AVss| becomes smaller, values of relative errors grow larger.

## MB95100A Series

## (3) Definition of A/D Converter Terms

- Resolution

The level of analog variation that can be distinguished by the A/D converter.
When the number of bits is 10 , analog voltage can be divided into $2^{10}=1024$.

- Linearity error (unit : LSB)

The deviation between the value along a straight line connecting the zero transition point ("00 00000000 " $\leftarrow$ $\rightarrow$ "00 00000001 ") of a device and the full-scale transition point ("11 1111 1111" $\leftarrow \rightarrow$ " 111111 1110") compared with the actual conversion values obtained.

- Differential linear error (Unit : LSB)

Deviation of input voltage, which is required for changing output code by 1 LSB, from an ideal value.

- Total error (unit: LSB)

Difference between actual and theoretical values, caused by a zero transition error, full-scale transition error, linearity error, quantum error, and noise.

(Continued)

## MB95100A Series

(Continued)


## MB95100A Series

## 6. Flash Memory Program/Erase Characteristics

| Parameter | Value |  |  | Unit | Remarks |  |
| :--- | :---: | :---: | :---: | :---: | :--- | :---: |
|  | Min | Typ | Max |  |  |  |
| Sector erase time <br> (4 KB sector) | - | $0.2^{\star 1}$ | $3^{\star 2}$ | s | Excludes 00 H programming prior erasure. |  |
| Sector erase time <br> (16 KB sector) | - | $0.5^{\star 1}$ | $12^{\star 2}$ | s | Excludes 00 H programming prior erasure. |  |
| Byte programming time | - | 32 | 3600 | $\mu \mathrm{~s}$ | Excludes system-level overhead. |  |
| Erase/program cycle | 10,000 | - | - | cycle |  |  |
| Power supply voltage at erase $/$ <br> program | 2.7 | - | 3.3 | V |  |  |
| Flash data retension time | $20^{* 3}$ | - | - | year | Average $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ |  |

${ }^{*} 1: T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{c \mathrm{c}}=3.0 \mathrm{~V}, 10000$ cycles
*2: $T_{A}=+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}=2.7 \mathrm{~V}, 10000$ cycles
*3: This value comes from the technology qualification (using Arrhenius equation to translate high temperature measurements into normalized value at $+85^{\circ} \mathrm{C}$ ).

## MB95100A Series

## MASK OPTION

| No. | Part number | MB95107A | MB95F108AS | MB95F108AW | MB95FV100A-101 |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Specifying procedure | Specify when ordering MASK | Setting disabled | Setting disabled | Setting disabled |
| 1 | Clock mode select <br> - Single-system clock mode <br> - Dual-system clock mode | Selectable | Single-system clock mode | Dual-system clock mode | Changing by the switch on MCU board |
| 2 | Selection of oscillation stabilization wait time <br> - Selectable the initial value of main clock oscillation stabilization wait time | Selectable <br> 1 : (22-2)/Fch <br> 2 : ( $\left(2^{212}-2\right) /$ F $_{\text {сн }}$ <br> 3 : (213-2) /Fch <br> 4 : ( $2^{14-2)} / \mathrm{F}_{\mathrm{CH}}$ | Fixed to oscillation stabilization wait time of (2 ${ }^{14-2) / F c h}$ | Fixed to oscillation stabilization wait time of (2 ${ }^{14-2)} / \mathrm{F}_{\mathrm{CH}}$ | Fixed to oscillation stabilization wait time of $\left(2^{14}-2\right) / \mathrm{F}_{\mathrm{ch}}$ |

## ORDERING INFORMATION

| Part number | Package | Remarks |
| :--- | :---: | :---: |
| MB95107APFV <br> MB95F108ASPFV <br> MB95F108AWPFV | 64-pin plastic LQFP <br> (FPT-64P-M03) |  |
| MB95107APFM <br> MB95F108ASPFM <br> MB95F108AWPFM | 64-pin plastic LQFP <br> (FPT-64P-M09) |  |
| MB2146-301 <br> (MB95FV100A-101PBT) | $\left.\begin{array}{c}\text { MCU board } \\ \text { 224-pin plastic PFBGA } \\ \text { (BGA-224P-M08) }\end{array}\right)$ |  |

## MB95100A Series

## PACKAGE DIMENSIONS

64-pin plastic LQFP
Note 1) *: These dimensions do not include resin protrusion.
(FPT-64P-M03)
Note 2) Pins width and pins thickness include plating thickness.
Note 3) Pins width do not include tie bar cutting remainder.

© 2003 FUJITSU LIMITED F64009S-c-5-8
Dimensions in mm (inches).
Note: The values in parentheses are reference values.
(Continued)

## MB95100A Series

(Continued)

64-pin plastic LQFP
(FPT-64P-M09)

Note 1) *: These dimensions do not include resin protrusion.
Note 2) Pins width and pins thickness include plating thickness.
Note 3) Pins width do not include tie bar cutting remainder.

© 2003 FUJTSU LIMIED F60018S-C.3.5
Dimensions in mm (inches).
Note: The values in parentheses are reference values.

## MB95100A Series

## FUJITSU LIMITED

All Rights Reserved.
The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.
The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information.
Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.
The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).
Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.
Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.
If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.


[^0]:    * : Refer to " (2) Source Clock/Machine Clock" for MCLK.

[^1]:    * : Refer to " (2) Source Clock/Machine Clock" for MCLK.

