# **5V ECL 1:6 Differential Clock Distribution Chip**

The MC10E/100E211 is a low skew 1:6 fanout device designed explicitly for low skew clock distribution applications.

The E211 features a multiplexed clock input to allow for the distribution of a lower speed scan or test clock along with the high speed system clock. When LOW (or left open in which case it will be pulled LOW by the input pulldown resistor) the SEL pin will select the differential clock input.

Both a common enable and individual output enables are provided. When asserted the positive output will go LOW on the next negative transition of the CLK (or SCLK) input. The enabling function is synchronous so that the outputs will only be enabled/disabled when the outputs are already in the LOW state. In this way the problem of runt pulse generation during the disable operation is avoided. Note that the internal flip flop is clocked on the falling edge of the input clock edge, therefore all associated specifications are referenced to the negative edge of the CLK input.

The output transitions of the E211 are faster than the standard ECLinPS edge rates. This feature provides a means of distributing higher frequency signals than capable with the E111 device. Because of these edge rates and the tight skew limits guaranteed in the specification, there are certain termination guidelines which must be followed. For more details on the recommended termination schemes please refer to the applications information section of this data sheet.

The V<sub>BB</sub> pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and V<sub>CC</sub> via a 0.01  $\mu$ F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V<sub>BB</sub> should be left open.

The 100 Series contains temperature compensation.

- Guaranteed Low Skew Specification
- Synchronous Enabling/Disabling
- Multiplexed Clock Inputs
- V<sub>BB</sub> Output for Single-Ended Use
- Common and Individual Enable/Disable Control
- High Bandwidth Output Transistors
- PECL Mode Operating Range:  $V_{CC}$ = 4.2 V to 5.7 V with  $V_{EE}$ = 0 V
- NECL Mode Operating Range:  $V_{CC}=0$  V with  $V_{EE}=-4.2$  V to -5.7 V
- Internal Input Pulldown Resistors
- ESD Protection: > 2 KV HBM, > 100 V MM
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity Level 1 For Additional Information, see Application Note AND8003/D
- Flammability Rating: UL–94 code V–0 @ 1/8", Oxygen Index 28 to 34
- Transistor Count = 457 devices



28 1

#### **ORDERING INFORMATION**

| Device    | ;    | Package | Shipping       |
|-----------|------|---------|----------------|
| MC10E211F | N    | PLCC-28 | 37 Units/Rail  |
| MC10E211F | NR2  | PLCC-28 | 500 Units/Reel |
| MC100E211 | FN   | PLCC-28 | 37 Units/Rail  |
| MC100E211 | FNR2 | PLCC-28 | 500 Units/Reel |



Warning: All  $V_{CC}$ ,  $V_{CCO}$ , and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

Logic Diagram



#### MAXIMUM RATINGS (Note 1.)

| Symbol           | Parameter                                          | Condition 1                                    | Condition 2                                | Rating                     | Units        |
|------------------|----------------------------------------------------|------------------------------------------------|--------------------------------------------|----------------------------|--------------|
| V <sub>CC</sub>  | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                            | 8                          | V            |
| $V_{EE}$         | NECL Mode Power Supply                             | $V_{CC} = 0 V$                                 |                                            | -8                         | V            |
| Vi               | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $V_{I} \leq V_{CC}$<br>$V_{I} \geq V_{EE}$ | 6<br>6                     | V<br>V       |
| l <sub>out</sub> | Output Current                                     | Continuous<br>Surge                            |                                            | 50<br>100                  | mA<br>mA     |
| I <sub>BB</sub>  | V <sub>BB</sub> Sink/Source                        |                                                |                                            | ± 0.5                      | mA           |
| TA               | Operating Temperature Range                        |                                                |                                            | 0 to +85                   | °C           |
| T <sub>stg</sub> | Storage Temperature Range                          |                                                |                                            | -65 to +150                | °C           |
| $\theta_{JA}$    | Thermal Resistance (Junction to Ambient)           | 0 LFPM<br>500 LFPM                             | 28 PLCC<br>28 PLCC                         | 63.5<br>43.5               | °C/W<br>°C/W |
| θJC              | Thermal Resistance (Junction to Case)              | std bd                                         | 28 PLCC                                    | 22 to 26                   | °C/W         |
| $V_{EE}$         | PECL Operating Range<br>NECL Operating Range       |                                                |                                            | 4.2 to 5.7<br>-5.7 to -4.2 | V<br>V       |
| T <sub>sol</sub> | Wave Solder                                        | <2 to 3 sec @ 248°C                            |                                            | 265                        | °C           |

1. Maximum Ratings are those values beyond which device damage may occur.

### 10E SERIES PECL DC CHARACTERISTICS V<sub>CCx</sub>= 5.0 V; V<sub>EE</sub>= 0.0 V (Note 1.)

|                 |                                                                  |      | 0°C  |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                                                   | Min  | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Мах  | Unit |
| I <sub>EE</sub> | Power Supply Current                                             |      | 119  | 160  |      | 119  | 160  |      | 119  | 160  | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2.)                                    | 3980 | 4070 | 4160 | 4020 | 4105 | 4190 | 4090 | 4185 | 4280 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2.)                                     | 3050 | 3210 | 3370 | 3050 | 3210 | 3370 | 3050 | 3227 | 3405 | mV   |
| VIH             | Input HIGH Voltage (Single Ended)                                | 3830 | 3995 | 4160 | 3870 | 4030 | 4190 | 3940 | 4110 | 4280 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single Ended)                                 | 3050 | 3285 | 3520 | 3050 | 3285 | 3520 | 3050 | 3302 | 3555 | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                         | 3.62 |      | 3.63 | 3.65 |      | 3.75 | 3.69 |      | 3.81 | V    |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3.) | 2.4  |      | 4.6  | 2.4  |      | 4.6  | 2.4  |      | 4.6  | V    |
| I <sub>IH</sub> | Input HIGH Current                                               |      |      | 150  |      |      | 150  |      |      | 150  | μA   |
| I <sub>IL</sub> | Input LOW Current                                                | 0.5  | 0.3  |      | 0.5  | 0.25 |      | 0.3  | 0.2  |      | μΑ   |

NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been establish circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained.
 Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.46 V / -0.06 V.
 Outputs are terminated through a 50 ohm resistor to V<sub>CC</sub>-2 volts.
 V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>.

## 10E SERIES NECL DC CHARACTERISTICS V<sub>CCx</sub>= 0.0 V; V<sub>EE</sub>= -5.0 V (Note 1.)

|                 |                                                                  |       | 0°C   |       |       | 25°C  |       |       | 85°C  |       |      |
|-----------------|------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol          | Characteristic                                                   | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub> | Power Supply Current                                             |       | 119   | 160   |       | 119   | 160   |       | 119   | 160   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2.)                                    | -1020 | -930  | -840  | -980  | -895  | -810  | -910  | -815  | -720  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2.)                                     | -1950 | -1790 | -1630 | -1950 | -1790 | -1630 | -1950 | -1773 | -1595 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single Ended)                                | -1170 | -1005 | -840  | -1130 | -970  | -810  | -1060 | -890  | -720  | mV   |
| VIL             | Input LOW Voltage (Single Ended)                                 | -1950 | -1715 | -1480 | -1950 | -1715 | -1480 | -1950 | -1698 | -1445 | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                         | -1.38 |       | -1.37 | -1.35 |       | -1.25 | -1.31 |       | -1.19 | V    |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3.) | -2.6  |       | -0.4  | -2.6  |       | -0.4  | -2.6  |       | -0.4  | V    |
| I <sub>IH</sub> | Input HIGH Current                                               |       |       | 150   |       |       | 150   |       |       | 150   | μA   |
| I <sub>IL</sub> | Input LOW Current                                                | 0.5   | 0.3   |       | 0.5   | 0.065 |       | 0.3   | 0.2   |       | μA   |

NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.46 V / -0.06 V. 2. Outputs are terminated through a 50 ohm resistor to V<sub>CC</sub>-2 volts.

3.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ , max varies 1:1 with  $V_{CC}$ .

|                 | Characteristic                                                   |      | 0°C  |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|
| Symbol          |                                                                  | Min  | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                             |      | 119  | 160  |      | 119  | 160  |      | 137  | 164  | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2.)                                    | 3975 | 4050 | 4120 | 3975 | 4050 | 4120 | 3975 | 4050 | 4120 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2.)                                     | 3190 | 3295 | 3380 | 3190 | 3255 | 3380 | 3190 | 3260 | 3380 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single Ended)                                | 3835 | 4050 | 4120 | 3835 | 4120 | 4120 | 3835 | 4120 | 4120 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single Ended)                                 | 3190 | 3300 | 3525 | 3190 | 3525 | 3525 | 3190 | 3525 | 3525 | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                         | 3.62 |      | 3.74 | 3.62 |      | 3.74 | 3.62 |      | 3.74 | V    |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3.) | 2.4  |      | 4.6  | 2.4  |      | 4.6  | 2.4  |      | 4.6  | V    |
| I <sub>IH</sub> | Input HIGH Current                                               |      |      | 150  |      |      | 150  |      |      | 150  | μΑ   |
| IIL             | Input LOW Current                                                | 0.5  | 0.3  |      | 0.5  | 0.25 |      | 0.5  | 0.2  |      | μA   |

## 100E SERIES PECL DC CHARACTERISTICS V<sub>CCx</sub>= 5.0 V; V<sub>EE</sub>= 0.0 V (Note 1.)

NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>.  $\rm V_{EE}$  can vary +0.46 V / –0.8 V.

2. Outputs are terminated through a 50 ohm resistor to V<sub>CC</sub>-2 volts. 3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>.

## 100E SERIES NECL DC CHARACTERISTICS V<sub>CCx</sub>= 0.0 V; V<sub>EE</sub>= -5.0 V (Note 1.)

|                 |                                                                  |       | 0°C   |       | 25°C  |       |       |       |       |       |      |
|-----------------|------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol          | Characteristic                                                   | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub> | Power Supply Current                                             |       | 119   | 160   |       | 119   | 160   |       | 137   | 164   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2.)                                    | -1025 | -950  | -880  | -1025 | -950  | -880  | -1025 | -950  | -880  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2.)                                     | -1810 | -1705 | -1620 | -1810 | -1745 | -1620 | -1810 | -1740 | -1620 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single Ended)                                | -1165 | -950  | -880  | -1165 | -880  | -880  | -1165 | -880  | -880  | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single Ended)                                 | -1810 | -1700 | -1475 | -1810 | -1475 | -1475 | -1810 | -1475 | -1475 | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                         | -1.38 |       | -1.26 | -1.38 |       | -1.26 | -1.38 |       | -1.26 | V    |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3.) | -2.6  |       | -0.4  | -2.6  |       | -0.4  | -2.6  |       | -0.4  | V    |
| I <sub>IH</sub> | Input HIGH Current                                               |       |       | 150   |       |       | 150   |       |       | 150   | μΑ   |
| IIL             | Input LOW Current                                                | 0.5   | 0.3   |       | 0.5   | 0.25  |       | 0.5   | 0.2   |       | μA   |

NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.46 V / -0.8 V. 2. Outputs are terminated through a 50 ohm resistor to V<sub>CC</sub>-2 volts.

3. VIHCMR min varies 1:1 with VEE, max varies 1:1 with VCC.

|                                      |                                                                                             |                          | 0°C                      |                              |                          | 25°C                     |                              |                          | 85°C                      |                              |      |
|--------------------------------------|---------------------------------------------------------------------------------------------|--------------------------|--------------------------|------------------------------|--------------------------|--------------------------|------------------------------|--------------------------|---------------------------|------------------------------|------|
| Symbol                               | Characteristic                                                                              | Min                      | Тур                      | Max                          | Min                      | Тур                      | Max                          | Min                      | Тур                       | Max                          | Unit |
| f <sub>MAX</sub>                     | Maximum Toggle Frequency                                                                    |                          | TBD                      |                              |                          | TBD                      |                              |                          | TBD                       |                              | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay to Output<br>CLK to Q (Diff)<br>CLK to Q (SE)<br>SCLK to Q<br>SEL to Q    | 795<br>745<br>650<br>745 | 930<br>930<br>900<br>970 | 1065<br>1115<br>1085<br>1195 | 805<br>755<br>650<br>755 | 940<br>940<br>910<br>980 | 1075<br>1125<br>1095<br>1205 | 825<br>775<br>650<br>775 | 960<br>960<br>930<br>1000 | 1095<br>1145<br>1115<br>1225 | ps   |
| t <sub>PHL</sub>                     | Disable Time<br>CLK or SCLK to Q (Note 3.)                                                  |                          | 600                      | 800                          |                          | 600                      | 800                          |                          | 600                       | 800                          | ps   |
| t <sub>skew</sub>                    | Part–to–Part Skew<br>CLK (Diff) to Q<br>CLK (SE), SCLK to Q<br>Within-Device Skew (Note 2.) |                          | 50                       | 270<br>370<br>75             |                          | 50                       | 270<br>370<br>75             |                          |                           | 270<br>370<br>75             | ps   |
| t <sub>JITTER</sub>                  | Cycle-to-Cycle Jitter                                                                       |                          | TBD                      |                              |                          | TBD                      |                              |                          | TBD                       |                              | ps   |
| t <sub>s</sub>                       | Setup Time<br>ENx to CLK<br>CEN to CLK (Note 3.)                                            | 200<br>200               | -100<br>0                |                              | 200<br>200               | -100<br>0                |                              | 200<br>200               | -100<br>0                 |                              | ps   |
| t <sub>h</sub>                       | Hold Time<br>CLK to ENx, CEN (Note 3.)                                                      | 900                      | 600                      |                              | 900                      | 160                      |                              | 900                      | 600                       |                              | ps   |
| V <sub>PP</sub>                      | Minimum Input Swing (CLK) (Note 4.)                                                         | 0.25                     |                          | 1.0                          | 0.25                     |                          | 1.0                          | 0.25                     |                           | 1.0                          | V    |
| t <sub>r</sub><br>t <sub>f</sub>     | Rise/Fall Times<br>(20 – 80%)                                                               | 150                      |                          | 400                          | 150                      |                          | 400                          | 150                      |                           | 400                          | ps   |

## AC CHARACTERISTICS $V_{CCx}$ = 5.0 V; $V_{EE}$ = 0.0 V or $V_{CCx}$ = 0.0 V; $V_{EE}$ = -5.0 V (Note 1.)

10 Series: V<sub>EE</sub> can vary +0.46 V / -0.06 V. 100 Series: V<sub>EE</sub> can vary +0.46 V / -0.8 V.

2. Within-Device skew is defined for identical transitions on similar paths through a device.

3. Setup, Hold and Disable times are all relative to a falling edge on CLK or SCLK.

4. Minimum input swing for which AC parameters are guaranteed. Full DC ECL output swings will be generated with only 50mV input swings.

### APPLICATIONS INFORMATION

## **General Description**

The MC10E/100E211 is a 1:6 fanout tree designed explicitly for low skew high speed clock distribution. The device was targeted to work in conjunction with the E111 device to provide another level of flexibility in the design and implementation of clock distribution trees. The individual synchronous enable controls and multiplexed clock inputs make the device ideal as the first level distribution unit in a distribution tree. The device provides the ability to distribute a lower speed scan or test clock along with the high speed system clock to ease the design of system diagnostics and self test procedures. The individual enables could be used to allow for the disabling of individual cards on a backplane in fault tolerant designs.

Because of lower fanout and larger skews the E211 will not likely be used as an alternative to the E111 for the bulk of the clock fanout generation. Figure 1 shows a typical application combining the two devices to take advantage of the strengths of each.



Figure 1. Standard E211 Application

#### Using the E211 in PECL Designs

The E211 device can be utilized very effectively in designs utilizing only a +5V power supply. Since the internal switching reference levels are biased off of the  $V_{CC}$  supply the input thresholds for the single-ended inputs will vary with  $V_{CC}$ . As a result the single-ended inputs should be driven by a device on the same board as the E211. Driving these inputs across a backplane where significant differences between the  $V_{CC}$ 's of the transmitter and receiver can occur can lead to AC performance and/or significant noise margin degradations. Because the differential I/O does not use a switching reference, and due to the CMR range of the E211, even under worst case  $V_{CC}$  situations between cards there will be no AC performance or noise margin loss for the differential CLK inputs.

For situations where TTL clocks are required the E211 can be interfaced with the H641 or H643 ECL to TTL Clock Distribution Chips. The H641 is a single supply 1:9 PECL to TTL device while the H643 is a 1:8 dual supply standard ECL to TTL device. By combining the superior skew performance of the E211, or E111, with the low skew translating capabilities of the H641 and H643 very low skew TTL clock distribution networks can be realized.

#### Handling Open Inputs and Outputs

All of the input pins of the E211 have a  $50k\Omega$  to  $75k\Omega$ pulldown resistor to pull the input to  $V_{EE}$  when left open. This feature can cause a problem if the differential clock inputs are left open as the input gate current source transistor will become saturated. Under these conditions the outputs of the CLK input buffer will go to an undefined state. It is recommended, if possible,that the SCLK input should be selected any time the differential CLK inputs are allowed to float. The SCLK buffer, under open input conditions, will maintain a defined output state and thus the Q outputs of the device will be in a defined state (Q = LOW). Note that if all of the inputs are left open the differential CLK input will be selected and the state of the Q outputs will be undefined.

With the simultaneous switching characteristics and the tight skew specifications of the E211 the handling of the unused outputs becomes critical. To minimize the noise generated on the die all outputs should be terminated in pairs, ie. both the true and compliment outputs should be terminated even if only one of the outputs will be used in the system. With both complimentary pairs terminated the current in the V<sub>CC</sub> pins will remain essentially constant and thus inductance induced voltage glitches on V<sub>CC</sub> will not occur. V<sub>CC</sub> glitches will result in distorted output waveforms and degradations in the skew performance of the device.

The package parasitics of the 28-lead PLCC cause the signals on a given pin to be influenced by signals on adjacent pins. The E211 is characterized and tested with all of the outputs switching, therefore the numbers in the data book are guaranteed only for this situation. If all of the outputs of the E211 are not needed and there is a desire to save power the unused output pairs can be left unterminated. Unterminated outputs can influence the propagation delay on adjacent pins by 15ps - 20ps. Therefore under these conditions this 15ps - 20ps needs to be added to the overall skew of the device. Pins which are separated by a package corner are not considered adjacent pins in the context of propagation delay influence. Therefore as long as all of the outputs on a single side of the package are terminated the specification limits in the data sheet will apply.

## **APPLICATIONS INFORMATION**

## **Differential versus Single-Ended Use**

As can be seen from the data sheet, to minimize the skew of the E211 the device must be used in the differential mode. In the single-ended mode the propagation delays are dependent on the relative position of the V<sub>BB</sub> switching reference. Any V<sub>BB</sub> offset from the center of the input swing will add delay to either the T<sub>PLH</sub> or T<sub>PHL</sub> and subtract delay from the other. This increase and decrease in delay will lead to an increase in the duty cycle skew and thus part-to-part skew. The within-device skew will be independent of the V<sub>BB</sub> and therefore will be the same regardless of whether the device is driven differentially or single-endedly.

For applications where part-to-part skew or duty cycle skew are not important the advantages of single-ended clock distribution may lead to its use. Using single-ended interconnect will reduce the number of signal traces to be routed, but remember that all of the complimentary outputs still need to be terminated therefore there will be no reduction in the termination components required. To use the E211 with a single-ended input the arrangement pictured in Figure 2b should be used. If the input to the differential CLK inputs are AC coupled as pictured in Figure 2a the dependence on a centered VBB reference is removed. The situation pictured will ensure that the input is centered around the bias set by the V<sub>BB</sub>. As a result when AC coupled the AC specification limits for a differential input can be used. For more information on AC coupling please refer to the interfacing section of the design guide in the ECLinPS data book.

#### **Using the Enable Pins**

Both the common enable ( $\overline{\text{CEN}}$ ) and the individual enables ( $\overline{\text{ENx}}$ ) are synchronous to the CLK or SCLK input depending on which is selected. The active low signals are clocked into the enable flip flops on the negative edges of the E211 clock inputs. In this way the devices will only be disabled when the outputs are already in the LOW state. The internal propagation delays are such that the delay to the output through the distribution buffers is less than that through the enable flip flops. This will ensure that the disabling of the device will not slice any time off the clock pulse. On initial power up the enable flip flops will randomly attain a stable state, therefore precautions should be taken on initial power up to ensure the E211 is in the desired state.



Figure 2a. AC Coupled Input



Figure 2b. Single-Ended Input



Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020 – Termination of ECL Logic Devices.)

## **Resource Reference of Application Notes**

| AN1404  | <ul> <li>ECLinPS Circuit Performance at Non–Standard V<sub>IH</sub> Levels</li> </ul> |
|---------|---------------------------------------------------------------------------------------|
| AN1405  | <ul> <li>ECL Clock Distribution Techniques</li> </ul>                                 |
| AN1406  | <ul> <li>Designing with PECL (ECL at +5.0 V)</li> </ul>                               |
| AN1503  | <ul> <li>ECLinPS I/O SPICE Modeling Kit</li> </ul>                                    |
| AN1504  | <ul> <li>Metastability and the ECLinPS Family</li> </ul>                              |
| AN1568  | <ul> <li>Interfacing Between LVDS and ECL</li> </ul>                                  |
| AN1596  | <ul> <li>ECLinPS Lite Translator ELT Family SPICE I/O Model Kit</li> </ul>            |
| AN1650  | <ul> <li>Using Wire–OR Ties in ECLinPS Designs</li> </ul>                             |
| AN1672  | <ul> <li>The ECL Translator Guide</li> </ul>                                          |
| AND8001 | <ul> <li>Odd Number Counters Design</li> </ul>                                        |
| AND8002 | <ul> <li>Marking and Date Codes</li> </ul>                                            |
| AND8020 | <ul> <li>Termination of ECL Logic Devices</li> </ul>                                  |
|         |                                                                                       |

### PACKAGE DIMENSIONS



## <u>Notes</u>

# <u>Notes</u>

**ON Semiconductor** and without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and fersional injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303–675–2167 or 800–344–3810 Toll Free USA/Canada

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor – European Support

- German Phone: (+1) 303–308–7140 (Mon–Fri 2:30pm to 7:00pm CET) Email: ONlit–german@hibbertco.com
- French Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET) Email: ONlit–french@hibbertco.com
- English Phone: (+1) 303–308–7142 (Mon–Fri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com

EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, UK, Ireland

#### CENTRAL/SOUTH AMERICA:

Spanish Phone: 303–308–7143 (Mon–Fri 8:00am to 5:00pm MST) Email: ONlit–spanish@hibbertco.com Toll–Free from Mexico: Dial 01–800–288–2872 for Access –

then Dial 866–297–9322

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support Phone: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001–800–4422–3781 Email: ONlit–asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.