# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

MC68L11D3

# Supplement to Technical Data

# **Low Voltage Devices**

The MC68L11D3 is an extended-voltage version of the MC68HC11D3 microcontroller that can operate in applications that require supply voltages as low as 3.0 Volts. Operation of the MC68L11D3 is identical to that of the MC68HC11D3 in all aspects other than electrical parameters.

This document provides MC68L11D3 electrical characteristics. It is a supplement to Appendix A of the *MC68HC11D3 Technical Data* (MC68HC11D3/D). Refer to the data book for technical information regarding use and operation of the microcontroller. The extended-range electrical characteristics in this supplement will be incorporated into the data book in a subsequent revision.

#### **Features**

- Suitable for Battery-Powered Portable and Hand-Held Applications
- · Excellent for use in Devices such as Remote Sensors and Actuators
- · Reduced RF Noise
- Operating Performance is Same at 5V and 3V

#### **Ordering Information**

| Package     | Temperature   | Frequency | Features   | MC Order Number |
|-------------|---------------|-----------|------------|-----------------|
| 44-Pin PLCC | 0° to + 70° C | 2 MHz     | Custom ROM | MC68L11D3FN2    |
|             |               |           | No ROM     | MC68L11D0FN2    |
| 44-Pin QFP  | 0° to + 70° C | 2 MHz     | Custom ROM | MC68L11D3FB2    |
|             |               |           | No ROM     | MC68L11D0FB2    |

This document contains information on a new product. Specifications and information herein are subject to change without notice.



# SUPPLEMENT TO APPENDIX A ELECTRICAL CHARACTERISTICS: LOW VOLTAGE DEVICES

Table A-1a. Maximum Ratings

| Rating                                                                                                                        | Symbol           | Value                                         | Unit |
|-------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------|------|
| Supply Voltage                                                                                                                | V <sub>DD</sub>  | - 0.3 to + 7.0                                | V    |
| Input Voltage                                                                                                                 | V <sub>in</sub>  | - 0.3 to + 7.0                                | V    |
| Operating Temperature Range<br>MC68L11D3                                                                                      | T <sub>A</sub>   | T <sub>L</sub> to T <sub>H</sub> - 20 to + 70 | ℃    |
| Storage Temperature Range                                                                                                     | T <sub>stg</sub> | - 55 to + 150                                 | ℃    |
| Current Drain per Pin* Excluding V <sub>DD</sub> , V <sub>SS</sub> , AV <sub>DD</sub> , V <sub>RH</sub> , and V <sub>RL</sub> | I <sub>D</sub>   | 25                                            | mA   |

<sup>\*</sup>One pin at a time, observing maximum power dissipation limits.

Internal circuitry protects the inputs against damage caused by high static voltages or electric fields; however, normal precautions are necessary to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. Extended operation at the maximum ratings can adversely affect device reliability. Tying unused inputs to an appropriate logic voltage level (either GND or  $V_{DD}$ ) enhances reliability of operation.

Table A-2a. Thermal Characteristics

| Characteristic                                                                                                                               |          | Symbol           | Value                                                                                        | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|----------------------------------------------------------------------------------------------|------|
| Average Junction Temperature                                                                                                                 |          | TJ               | T <sub>A</sub> +(P <sub>D</sub> x ⊖ <sub>JA</sub> )                                          | ℃    |
| Ambient Temperature                                                                                                                          |          | TA               | User-determined                                                                              | ℃    |
| Package Thermal Resistance (Junction-to-Am<br>40-Pin Plastic DIP<br>44-Pin Plastic Leaded Chip Carrier (PLCC)<br>44-Pin Quad Flat Pack (QFP) | nbient)  | ⊖јд              | 50<br>50<br>85                                                                               | °C/W |
| Total Power Dissipation                                                                                                                      | (Note 1) | P <sub>D</sub>   | P <sub>INT</sub> + P <sub>I/O</sub><br>K/ (T <sub>J</sub> + 273°C)                           | W    |
| Device Internal Power Dissipation                                                                                                            |          | P <sub>INT</sub> | I <sub>DD</sub> x V <sub>DD</sub>                                                            | W    |
| I/O Pin Power Dissipation                                                                                                                    | (Note 2) | P <sub>I/O</sub> | User-determined                                                                              | W    |
| A Constant                                                                                                                                   | (Note 3) | К                | P <sub>D</sub> x (T <sub>A</sub> + 273°C) +<br>⊖ <sub>JA</sub> x P <sub>D</sub> <sup>2</sup> | M·∘C |

- 1. This is an approximate value, neglecting P<sub>I/O</sub>.
- 2. For most applications P<sub>I/O</sub> « P<sub>INT</sub> and can be neglected.
- 3. K is a constant pertaining to the device. Solve for K with a known  $T_A$  and a measured  $P_D$  (at equilibrium). Use this value of K to solve for  $P_D$  and  $T_J$  iteratively for any value of  $T_A$ .

### Table A-3a. DC Electrical Characteristics

 $V_{DD}$  = 3.0 Vdc to 5.5 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted

| Characteristic                                                                                                                                                              | Symbol                             | Min                                            | Max                                            | Unit                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------------------|------------------------------------------------|--------------------------|
| Output Voltage (Note 1) All Outputs except XTAL All Outputs Except XTAL, RESET, and MODA $I_{Load} = \pm 10.0 \ \mu A$                                                      | V <sub>OL</sub><br>V <sub>OH</sub> | <br>V <sub>DD</sub> – 0.1                      | 0.1<br>—                                       | V<br>V                   |
| Output High Voltage (Note 1) All Outputs Except XTAL, RESET, and MODA $I_{Load} = -0.5$ mA, $V_{DD} = 3.0$ V $I_{Load} = -0.8$ mA, $V_{DD} = 4.5$ V                         | V <sub>OH</sub>                    | V <sub>DD</sub> – 0.8                          | _                                              | V                        |
| Output Low Voltage All Outputs Except XTAL I <sub>Load</sub> = 1.6 mA, V <sub>DD</sub> = 5.0 V I <sub>Load</sub> = 1.0 mA, V <sub>DD</sub> = 3.0 V                          | V <sub>OL</sub>                    |                                                | 0.4                                            | V                        |
| Input High Voltage All Inputs Except RESET RESET                                                                                                                            | V <sub>IH</sub>                    | 0.7 x V <sub>DD</sub><br>0.8 x V <sub>DD</sub> | V <sub>DD</sub> + 0.3<br>V <sub>DD</sub> + 0.3 | V<br>V                   |
| Input Low Voltage All Inputs                                                                                                                                                | V <sub>IL</sub>                    | V <sub>SS</sub> - 0.3                          | 0.2 x V <sub>DD</sub>                          | V                        |
| I/O Ports, Three-State Leakage PA7, PA3, PB[7:0], PC[7:0], PD[7:0], Vin = VIH or VIL MODA/LIR, RESET                                                                        | loz                                |                                                | ±10                                            | μΑ                       |
| Input Leakage Current  V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub> V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub> PA[2:0], IRQ, XIRQ  MODB/V <sub>STBY</sub> | lin                                | _                                              | ±1<br>±10                                      | μ <b>Α</b><br>μ <b>Α</b> |
| RAM Standby Voltage Power down                                                                                                                                              | V <sub>SB</sub>                    | 2.0                                            | $V_{DD}$                                       | V                        |
| RAM Standby Current Power down                                                                                                                                              | I <sub>SB</sub>                    |                                                | 10                                             | μА                       |
| Input Capacitance PA[2:0], IRQ, XIRQ, EXTAL PA7, PA3, PB[7:0], PC[7:0], PD[7:0], MODA/LIR, RESET                                                                            | C <sub>in</sub>                    |                                                | 8<br>12                                        | pF<br>pF                 |
| Output Load Capacitance All Outputs Except PD[4:1] PD[4:1]                                                                                                                  | બ                                  |                                                | 90<br>100                                      | pF<br>pF                 |

| Characteristic                        |                          | Symbol           | 1 MHz   | 2 MHz    | Unit |
|---------------------------------------|--------------------------|------------------|---------|----------|------|
| Maximum Total Supply Current (Note 2) |                          |                  |         |          |      |
| RUN:                                  |                          | l DD             |         | <u> </u> |      |
| Single-Chip Mode                      | $V_{DD} = 5.5 \text{ V}$ |                  | 8       | 15       | mA   |
|                                       | $V_{DD} = 3.0 \text{ V}$ | 1                | 4       | 8        | m A  |
| Expanded Multiplexed Mode             | $V_{DD} = 5.5 \text{ V}$ |                  | 14<br>7 | 27       | mA   |
| i i                                   | $V_{DD} = 3.0 \text{ V}$ |                  | 7       | 14       | mA   |
| WAIT: (All Peripheral Functions Shu   | t Down)                  | WIDD             |         |          |      |
| Single-Chip Mode                      | $V_{DD} = 5.5 \text{ V}$ | .55              | 3       | 6        | mA   |
| _ '                                   | $V_{DD} = 3.0 \text{ V}$ |                  | 1.5     | 6<br>3   | m A  |
| Expanded Multiplexed Mode             | $V_{DD} = 5.5 \text{ V}$ |                  | 5       |          | mA   |
| , ,                                   | $V_{DD} = 3.0 \text{ V}$ |                  | 2.5     | 10<br>5  | m A  |
| STOP:                                 |                          | S <sub>IDD</sub> |         |          |      |
| Single-Chip Mode, No Clocks           | $V_{DD} = 5.5 \text{ V}$ | "                | 50      | 50       | μΑ   |
|                                       | $V_{DD} = 3.0 \text{ V}$ |                  | 25      | 25       | μA   |
| Maximum Power Dissipation             |                          | PD               |         |          |      |
| Single-Chip Mode                      | $V_{DD} = 5.5 V$         |                  | 44      | 85       | mW   |
|                                       | $V_{DD} = 3.0 \text{ V}$ |                  | 12      | 24       | mW   |
| Expanded Multiplexed Mode             | $V_{DD} = 5.5 \text{ V}$ |                  | 77      | 150      | mW   |
| ,,                                    | $V_{DD} = 3.0 \text{ V}$ |                  | 21      | 42       | m W  |

#### NOTES:

- 1. VOH specification for RESET and MODA is not applicable because they are open-drain pins. VOH specification not applicable to ports C and D in wired-OR mode.

2. EXTAL is driven with a square wave, and  $t_{\text{cyc}} = 1000 \text{ ns for 1 MHz rating}; \quad t_{\text{cyc}} = 500 \text{ ns for 2 MHz rating}; \quad V_{\text{IL}} \leq 0.2 \text{ V}; \quad V_{\text{IH}} \geq V_{\text{DD}} - 0.2 \text{ V}; \quad \text{No dc loads}.$ 





- 1. Full test loads are applied during all DC electrical tests and AC timing measurements.
- 2. During AC timing measurements, inputs are driven to 0.4 volts and  $V_{DD}$  0.8 volts while timing measurements are taken at the 20% and 70% of  $V_{DD}$  points.

Figure A-1. Test Methods

## Table A-4a. Control Timing

 $V_{DD}$  = 3.0 Vdc to 5.5 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ 

| Characteristic                                                                                                       | Symbol             | 1.0    | MHz | 2.0    | MHz | Unit             |
|----------------------------------------------------------------------------------------------------------------------|--------------------|--------|-----|--------|-----|------------------|
|                                                                                                                      |                    | Min    | Max | Min    | Max |                  |
| Frequency of Operation                                                                                               | fo                 | dc     | 1.0 | dc     | 2.0 | MHz              |
| E-Clock Period                                                                                                       | t <sub>cyc</sub>   | 1000   |     | 500    | _   | ns               |
| Crystal Frequency                                                                                                    | fXTAL              | _      | 4.0 | -      | 8.0 | MHz              |
| External Oscillator Frequency                                                                                        | 4 f <sub>o</sub>   | dc     | 4.0 | dc     | 8.0 | MHz              |
| Processor Control SetupTime<br>tpCSU = 1/4 t <sub>cyc</sub> + 75 ns                                                  | tpcsu              | 325    | _   | 200    |     | ns               |
| Reset Input Pulse Width  To Guarantee External Reset Vector  Minimum Input Time (Can Be Preempted by Internal Reset) | PW <sub>RSTL</sub> | 8<br>1 | _   | 8<br>1 | _   | t <sub>cyc</sub> |
| Mode Programming Setup Time                                                                                          | tMPS               | 2      | _   | 2      |     | t <sub>cyc</sub> |
| Mode Programming Hold Time                                                                                           | tMPH               | 10     |     | 10     | _   | ns               |
| Interrupt Pulse Width, IRQ Edge-Sensitive Mode PW <sub>IRQ</sub> = t <sub>cyc</sub> + 20 ns                          | PWIRQ              | 1020   | _   | 520    |     | ns               |
| Wait Recovery Startup Time                                                                                           | twrs               | _      | 4   |        | 4   | t <sub>cyc</sub> |
| Timer Pulse Width, Input Capture Pulse Accumulator Input PW <sub>TIM</sub> = t <sub>Cyc</sub> + 20 ns                | PW <sub>TIM</sub>  | 1020   | _   | 520    |     | ns               |

#### NOTES:

- RESET is recognized during the first clock cycle it is held low. Internal circuitry then drives the pin low for four clock cycles, releases the pin, and samples the pin level two cycles later to determine the source of the interrupt. Refer to SECTION 5 RESETS AND INTERRUPTS for further detail.
- 2. All timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless otherwise noted.



- 1. Rising edge sensitive input
- 2. Falling edge sensitive input
- 3. Maximum pulse accumulator clocking rate is E-clock frequency divided by 2.

Figure A-2. Timer Inputs



Figure A-3. POR External Reset Timing Diagram

MC68L11D3 TECHNICAL DATA SUPPLEMENT TO APPENDIX A
ELECTRICAL CHARACTERISTICS
For More Information On This Product,
Go to: www.freescale.com



Figure A-4. STOP Recovery Timing Diagram

**MOTOROLA** A-6

SUPPLEMENT TO APPENDIX A **ELECTRICAL CHARACTERISTICS** For More Information On This Product, Go to: www.freescale.com

MC68L11D3 **TECHNICAL DATA** 

 $^{4}$ STOPDELAY =  $^{4064}$   $^{1}$ CYC if DLY bit = 1 or 4  $^{4}$ CYC if DLY = 0.

તાં છ

 $\overline{XIRQ}$  with X bit in CCR = 1.  $\overline{IRQ}$  or  $\overline{(XIRQ)}$  with X bit in CCR = 0).



NOTE: RESET also causes recovery from WAIT.

Figure A-5. WAIT Recovery from Interrupt Timing Diagram



Figure A-6. Interrupt Timing Diagram

NOTES: 1. Edge sensitive  $\overline{\text{IRQ}}$  pin (IRQE bit = 1) 2. Level sensitive  $\overline{\text{IRQ}}$  pin (IRQE bit = 0)

## Table A-5a. Peripheral Port Timing

 $V_{DD}$  = 3.0 Vdc to 5.5 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ 

| Characteristic                                                                               | Symbol            | 1.0 MHz |            | 2.0 MHz |            | Unit     |
|----------------------------------------------------------------------------------------------|-------------------|---------|------------|---------|------------|----------|
|                                                                                              |                   | Min     | Max        | Min     | Max        |          |
| Frequency of Operation (E-Clock Frequency)                                                   | fo                | dc      | 1.0        | dc      | 2.0        | MHz      |
| E-Clock Period                                                                               | t <sub>cyc</sub>  | 1000    | _          | 500     | _          | ns       |
| Peripheral Data Setup Time MCU Read of Ports A, B, C, and D                                  | t <sub>PDSU</sub> | 100     | _          | 100     | _          | ns       |
| Peripheral Data Hold Time  MCU Read of Ports A, B, C, and D                                  | tPDH              | 50      |            | 50      |            | ns       |
| Delay Time, Peripheral Data Write                                                            | tpWD              |         |            |         |            |          |
| MCU Write to Port A MCU Writes to Ports B, C, and D $t_{PWD} = 1/4 t_{cyc} + 150 \text{ ns}$ |                   | _       | 250<br>400 | _       | 250<br>275 | ns<br>ns |

- 1. Port C and D timing is valid for active drive (CWOM and DWOM bits not set in PIOC and SPCR registers respectively).
- 2. All timing is shown with respect to 20% VDD and 70% VDD, unless otherwise noted.



Figure A-7. Port Write Timing Diagram



Figure A-8. Port Read Timing Diagram

## Table A-6a. Expansion Bus Timing

 $V_{DD}$  = 3.0 Vdc to 5.5 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ 

| Num      | Characteristic                                                                                                                 |           | Symbol                           | 1.0 MHz |          | 2.0 MHz  |          | Unit     |
|----------|--------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------|---------|----------|----------|----------|----------|
|          |                                                                                                                                |           |                                  | Min     | Max      | Min      | Max      |          |
|          | Frequency of Operation (E-Clock Frequency                                                                                      | y)        | fo                               | dc      | 1.0      | dc       | 2.0      | MHz      |
| 1        | Cycle Time                                                                                                                     |           | t <sub>cyc</sub>                 | 1000    |          | 500      |          | ns       |
| 2        | Pulse Width, E Low<br>PW <sub>EL</sub> = 1/2 t <sub>cyc</sub> – 25 ns                                                          |           | PW <sub>EL</sub>                 | 475     |          | 225      |          | ns       |
| 3        | Pulse Width, E High<br>PW <sub>EH</sub> = 1/2 t <sub>cyc</sub> – 30 ns                                                         |           | PW <sub>EH</sub>                 | 470     |          | 220      | _        | ns       |
| 4A<br>4B | E and AS Rise Time<br>E and AS Fall Time                                                                                       |           | t <sub>r</sub><br>t <sub>f</sub> |         | 25<br>25 | <u> </u> | 25<br>25 | ns<br>ns |
| 9        | Address Hold Time<br>t <sub>AH</sub> = 1/8 t <sub>cyc</sub> – 30 ns                                                            | (Note 1a) | <sup>t</sup> AH                  | 95      |          | 33       | _        | ns       |
| 12       | Non-Muxed Address Valid Time to E Rise t <sub>AV</sub> = PW <sub>EL</sub> - (t <sub>ASD</sub> + 80 ns)                         | (Note 1a) | † <sub>AV</sub>                  | 275     |          | 88       |          | ns       |
| 17       | Read Data Setup Time                                                                                                           |           | t <sub>DSR</sub>                 | 30      |          | 30       | _        | ns       |
| 18       | Read Data Hold Time (Max = t <sub>MAD</sub> )                                                                                  |           | t <sub>DHR</sub>                 | 0       | 150      | 0        | 88       | ns       |
| 19       | Write Data Delay Time<br>t <sub>DDW</sub> = 1/8 t <sub>cyc</sub> + 70 ns                                                       | (Note 1a) | tDDW                             |         | 195      | _        | 133      | ns       |
| 21       | Write Data Hold Time t <sub>DHW</sub> = 1/8 t <sub>cyc</sub> – 30 ns                                                           | (Note 1a) | tDHW                             | 95      | _        | 33       | _        | ns       |
| 22       | Muxed Address Valid Time to E Rise t <sub>AVM</sub> = PW <sub>EL</sub> – (t <sub>ASD</sub> + 90 ns)                            | (Note 1a) | <sup>t</sup> AVM                 | 265     | _        | 78       |          | ns       |
| 24       | Muxed Address Valid Time to AS Fall t <sub>ASL</sub> = PW <sub>ASH</sub> - 70 ns                                               |           | <sup>†</sup> ASL                 | 150     |          | 25       |          | ns       |
| 25       | Muxed Address Hold Time<br>t <sub>AHL</sub> = 1/8 t <sub>cyc</sub> - 30 ns                                                     | (Note 1b) | <sup>†</sup> AHL                 | 95      |          | 33       | _        | ns       |
| 26       | Delay Time, E to AS Rise<br>t <sub>ASD</sub> = 1/8 t <sub>cyc</sub> - 5 ns                                                     | (Note 1a) | <sup>t</sup> ASD                 | 120     | _        | 58       | _        | ns       |
| 27       | Pulse Width, AS High<br>PW <sub>ASH</sub> = 1/4 t <sub>cyc</sub> – 30 ns                                                       |           | PW <sub>ASH</sub>                | 220     |          | 95       |          | ns       |
| 28       | Delay Time, AS to E Rise<br>t <sub>ASED</sub> = 1/8 t <sub>cyc</sub> - 5 ns                                                    | (Note 1b) | <sup>t</sup> ASED                | 120     |          | 58       | _        | ns       |
| 29       | MPU Address Access Time<br>tACCA = t <sub>cyc</sub> - (PW <sub>EL</sub> -t <sub>AVM</sub> ) - t <sub>DSR</sub> -t <sub>f</sub> | (Note 1a) | <sup>t</sup> ACCA                | 735     | _        | 298      | _        | ns       |
| 35       | MPU Access Time tacce = PWEH - tDSR                                                                                            |           | †ACCE                            |         | 440      |          | 190      | ns       |
| 36       | Muxed Address Delay<br>(Previous Cycle MPU Read)<br>t <sub>MAD</sub> = t <sub>ASD</sub> + 30 ns                                | (Note 1a) | <sup>t</sup> MAD                 | 150     |          | 88       |          | ns       |

### NOTES:

- Input clocks with duty cycles other than 50% affect bus performance. Timing parameters affected by input clock duty cycle are identified by (a) and (b). To recalculate the approximate bus timing values, substitute the following expressions in place of 1/8 t<sub>cyc</sub> in the above formulas, where applicable:
  - (a)  $(1-DC) \times 1/4 t_{cyc}$
  - (b) DC  $\times$  1/4 t<sub>cyc</sub>

Where:

DC is the decimal value of duty cycle percentage (high time).

2. All timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub>, unless otherwise noted.



NOTE: Measurement points shown are 20% and 70% of  $V_{DD}$ .

Figure A-9. Multiplexed Expansion Bus Timing Diagram

## Table A-7a. Serial Peripheral Interface Timing

 $V_{DD}$  = 3.0 Vdc to 5.5 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ 

| Num | Characteristic                                                                                                                                                | Symbol                                       | 1.0         | MHz        | 2.0 MHz    |            | Unit                   |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------|------------|------------|------------|------------------------|
|     |                                                                                                                                                               |                                              | Min         | Max        | Min        | Max        |                        |
|     | Operating Frequency Master Slave                                                                                                                              | f <sub>op(m)</sub>                           | dc<br>dc    | 0.5<br>1.0 | dc<br>dc   | 0.5<br>2.0 | f <sub>op</sub><br>MHz |
| 1   | Cycle Time<br>Master<br>Slave                                                                                                                                 | t <sub>cyc(m)</sub>                          | 2.0<br>1000 | =          | 2.0<br>500 | _          | t <sub>cyc</sub><br>ns |
| 2   | Enable Lead Time<br>Master (Note 2)<br>Slave                                                                                                                  | <sup>t</sup> lead(m)<br><sup>t</sup> lead(s) | <br>500     | _          | _<br>250   | _          | ns<br>ns               |
| 3   | Enable Lag Time<br>Master (Note 2)<br>Slave                                                                                                                   | <sup>t</sup> lag(m)<br><sup>t</sup> lag(s)   | <br>500     | _          | <br>250    | _          | ns<br>ns               |
| 4   | Clock (SCK) High Time<br>Master<br>Slave                                                                                                                      | t <sub>w</sub> (SCKH)m<br>tw(SCKH)s          | 680<br>380  | _          | 340<br>190 | _          | ns<br>ns               |
| 5   | Clock (SCK) Low Time<br>Master<br>Slave                                                                                                                       | t <sub>w(SCKL)m</sub>                        | 680<br>380  | _          | 340<br>190 | _          | ns<br>ns               |
| 6   | Data Setup Time (Inputs)  Master Slave                                                                                                                        | t <sub>su(m)</sub><br>t <sub>su(s)</sub>     | 100<br>100  | _          | 100<br>100 | _          | ns<br>ns               |
| 7   | Data Hold Time (Inputs)  Master Slave                                                                                                                         | t <sub>h(m)</sub> t <sub>h(s)</sub>          | 100<br>100  | _          | 100<br>100 | _          | ns<br>ns               |
| 8   | Access Time (Time to Data Active from High-Imp. State) Slave                                                                                                  | ta                                           | 0           | 120        | 0          | 120        | ns                     |
| 9   | Disable Time<br>(Hold Time to High-Impedance State)<br>Slave                                                                                                  | t <sub>dis</sub>                             |             | 240        | _          | 240        | ns                     |
| 10  | Data Valid (After Enable Edge) (Note 3)                                                                                                                       | t <sub>v(s)</sub>                            | _           | 240        | _          | 240        | ns                     |
| 11  | Data Hold Time (Outputs) (After Enable Edge)                                                                                                                  | tho                                          | 0           |            | 0          | _          | ns                     |
| 12  | Rise Time (20% V <sub>DD</sub> to 70% V <sub>DD</sub> , C <sub>L</sub> = 200 pF)<br>SPI Outputs (SCK, MOSI, and MISO)<br>SPI Inputs (SCK, MOSI, MISO, and SS) | t <sub>m</sub>                               |             | 100<br>2.0 | _          | 100<br>2.0 | ns<br>µs               |
| 13  | Fall Time (70% V <sub>DD</sub> to 20% V <sub>DD</sub> , C <sub>L</sub> = 200 pF)<br>SPI Outputs (SCK, MOSI, and MISO)<br>SPI Inputs (SCK, MOSI, MISO, and SS) | t <sub>fm</sub><br>t <sub>fs</sub>           | _           | 100<br>2.0 | _          | 100<br>2.0 | ns<br>µs               |

- 1. All timing is shown with respect to 20%  $V_{\mbox{\scriptsize DD}}$  and 70%  $V_{\mbox{\scriptsize DD}}$ , unless otherwise noted.
- 2. Signal production depends on software.
- 3. Assumes 100 pF load on all SPI pins.



NOTE: This first clock edge is generated internally but is not seen at the SCK pin.

## a) SPI Master Timing (CPHA = 0)



NOTE: This last clock edge is generated internally but is not seen at the SCK pin.

b) SPI Master Timing (CPHA = 1)

Figure A-10. SPI Timing Diagram (1 of 2)



NOTE: Not defined but normally MSB of character just received.

## a) SPI Slave Timing (CPHA = 0)



NOTE: Not defined but normally LSB of character previously transmitted.

b) SPI Slave Timing (CPHA = 1)

Figure A-10. SPI Timing Diagram (2 of 2)

MOTOROLA A-14 SUPPLEMENT TO APPENDIX A

ELECTRICAL CHARACTERISTICS

For More Information On This Product,
Go to: www.freescale.com

MC68L11D3 TECHNICAL DATA

Go to: www.freescale.com

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (M) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### **Literature Distribution Centers:**

USA: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036.

EUROPE: Motorola Ltd.; European Literature Centre; 88 Tanners Drive, Blakelands, Milton Keynes, MK14 5BP, England.

JAPAN: Nippon Motorola Ltd.; 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141 Japan.

ASIA-PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Center, No. 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong.



**MOTOROLA**