# **Hex Schmitt Inverter** The MC74VHCT14A is an advanced high speed CMOS Schmitt inverter fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. Pin configuration and function are the same as the MC74VHCT04A, but the inputs have hysteresis and, with its Schmitt trigger function, the VHCT14A can be used as a line receiver which will receive slow input signals. The VHCT inputs are compatible with TTL levels. This device can be used as a level converter for interfacing 3.3V to 5.0V, because it has full 5V CMOS level output swings. The VHCT14A input structures provide protection when voltages between 0V and 5.5V are applied, regardless of the supply voltage. The output structures also provide protection when $V_{CC}=0V$ . These input and output structures help prevent device destruction caused by supply voltage – input/output voltage mismatch, battery backup, hot insertion, etc. The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7V, allowing the interface of 5V systems to 3V systems. - High Speed: $t_{PD} = 5.5 \text{ns}$ (Typ) at $V_{CC} = 5 \text{V}$ - Low Power Dissipation: $I_{CC} = 2\mu A$ (Max) at $T_A = 25$ °C - TTL-Compatible Inputs: $V_{IL} = 0.8V$ ; $V_{IH} = 2.0V$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 2V to 5.5V Operating Range - Low Noise: $V_{OLP} = 0.8V$ (Max) - Pin and Function Compatible with Other Standard Logic Families - Chip Complexity: 60 FETs or 15 Equivalent Gates Figure 1. Logic Diagram # ON Semiconductor http://onsemi.com 14-LEAD SOIC D SUFFIX CASE 751A 14-LEAD TSSOP DT SUFFIX CASE 948G 14-LEAD SOIC EIAJ M SUFFIX CASE 965 ### **PIN CONNECTIONS** Pinout: 14-Lead Packages (Top View) #### **ORDERING INFORMATION** | Device | Package | Shipping | | |---------------|-----------|---------------|--| | MC74VHCT14AD | SOIC | 55 Units/Rail | | | MC74VHCT14ADT | TSSOP | 96 Units/Rail | | | MC74VHCT14AM | SOIC EIAJ | 50 Units/Rail | | ### **FUNCTION TABLE** | Inputs | Outputs | |--------|---------| | A | Y | | L | Н | | Н | L | ### **MAXIMUM RATINGS** | Symbol | Parameter | | Value | Unit | |-----------------------|---------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +7.0 | V | | V <sub>IN</sub> | DC Input Voltage | | -0.5 to +7.0 | V | | V <sub>OUT</sub> | DC Output Voltage O | utput in HIGH or LOW State (Note 1) | -0.5 to V <sub>CC</sub> +0.5 V | V | | V <sub>OUT</sub> | V <sub>CC</sub> = 0 V | | -0.5 to 7.0 | V | | I <sub>IK</sub> | DC Input Diode Current | | -20 | mA | | I <sub>OK</sub> | DC Output Diode Current | | ±20 | mA | | Io | DC Output Source/Sink Current | | ± 25 | mA | | I <sub>CC</sub> | DC Supply Current per Supply Pin | | ±50 | mA | | I <sub>GND</sub> | DC Ground Current per Ground Pin | | ±50 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Sec | onds | 260 | °C | | TJ | Junction Temperature under Bias | | +150 | °C | | $\theta_{JA}$ | Thermal Resistance | SOIC<br>TSSOP | 125<br>170 | °C/W | | P <sub>D</sub> | Power Dissipation in Still Air | SOIC<br>TSSOP | 500<br>450 | mW | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 2)<br>Machine Model (Note 3)<br>Charged Device Model (Note 4) | > 2000<br>> 200<br>2000 | V | | I <sub>Latch-Up</sub> | Latch-Up Performance Above V | <sub>CC</sub> and Below GND at 85°C (Note 5) | ±300 | mA | Maximum Ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum–rated conditions is not implied. Functional operation should be restricted to the Recommended Operating Conditions. - I<sub>O</sub> absolute maximum rating must be observed. Tested to EIA/JESD22–A114–A. Tested to EIA/JESD22–A115–A. - 4. Tested to JESD22-C101-A. - 5. Tested to EIA/JESD78. ### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | |-----------------|--------------------------------|-----|-----------------|------| | V <sub>CC</sub> | Supply Voltage | 4.5 | 5.5 | V | | VI | Input Voltage | 0 | 5.5 | V | | Vo | Output Voltage (Note 1) | 0 | V <sub>CC</sub> | V | | Vo | V <sub>CC</sub> = 0 V | 0 | 5.5 | V | | T <sub>A</sub> | Operating Free–Air Temperature | -55 | +125 | °C | ### DC ELECTRICAL CHARACTERISTICS | | | | v <sub>cc</sub> | T <sub>A</sub> = 25°C | | $T_A = 25^{\circ}C$ $T_A \le 85^{\circ}C$ | | 85°C | <b>T</b> <sub>A</sub> ≤ 125° <b>C</b> | | | |------------------|--------------------------------------|-------------------------------------------------------------------|-----------------|-----------------------|-----|-------------------------------------------|--------------|--------------|---------------------------------------|--------------|------| | Symbol | Parameter | Test Conditions | v | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>T+</sub> | Positive Threshold Voltage | | 4.5<br>5.5 | | | 1.9<br>2.1 | | 1.9<br>2.1 | | 1.9<br>2.1 | V | | V <sub>T-</sub> | Negative Threshold Voltage | | 4.5<br>5.5 | 0.5<br>0.6 | | | 0.5<br>0.6 | | 0.5<br>0.6 | | V | | V <sub>H</sub> | Hysteresis Voltage | | 4.5<br>5.5 | 0.40<br>0.40 | | 1.40<br>1.50 | 0.40<br>0.40 | 1.40<br>1.50 | 0.40<br>0.40 | 1.40<br>1.50 | V | | V <sub>OH</sub> | Minimum High-Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50\mu\text{A}$ | 4.5 | 4.4 | 4.5 | | 4.4 | | 4.4 | | V | | | $I_{OH} = -50\mu A$ | $I_{OH} = -8mA$ | 5.5 | 3.94 | | | 3.80 | | 3.66 | | | | V <sub>OL</sub> | Maximum Low–Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50 \mu A$ | 4.5 | | 0.0 | 0.1 | | 0.1 | | 0.1 | V | | | | I <sub>OL</sub> = 8mA | 5.5 | | | 0.36 | | 0.44 | | 0.52 | | | I <sub>IN</sub> | Maximum Input Leakage<br>Current | V <sub>IN</sub> = 5.5V or<br>GND | 0 to 5.5 | | | ± 0.1 | | ± 1.0 | | ± 1.0 | μА | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | $V_{IN} = V_{CC}$ or GND | 5.5 | | | 2.0 | | 20 | | 40 | μА | | I <sub>CCT</sub> | Quiescent Supply Current | Input: V <sub>IN</sub> = 3.4V | 5.5 | | | 1.35 | | 1.50 | | 1.65 | mA | | I <sub>OFF</sub> | Output Leakage Current | V <sub>OUT</sub> = 5.5V | 0.0 | | | 0.5 | | 5.0 | | 10 | μΑ | # AC ELECTRICAL CHARACTERISTICS (Input $t_f = t_f = 3.0 \text{ns}$ ) | | | | T <sub>A</sub> = 25°C | | $T_A \le 85^{\circ}C$ $T_A \le 12^{\circ}$ | | <b>T</b> <sub>A</sub> ≤ 125°C | | | | |----------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------|-----------------------|------------|--------------------------------------------|------------|-------------------------------|------------|--------------|------| | Symbol | Parameter | Test Conditions | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, A to $\overline{Y}$ | $V_{CC} = 5.0 \pm 0.5 \text{ V C}_{L} = 15 \text{pF}$<br>$C_{L} = 50 \text{pF}$ | | 5.5<br>7.0 | 7.6<br>9.6 | 1.0<br>1.0 | 9.0<br>11.0 | 1.0<br>1.0 | 11.5<br>13.5 | ns | | C <sub>IN</sub> | Maximum Input<br>Capacitance | | | 2 | 10 | | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |-----------------|----------------------------------------|-----------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Note 6) | 11 | pF | <sup>6.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/6 (per buffer). C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. # **NOISE CHARACTERISTICS** (Input $t_r = t_f = 3.0$ ns, $C_L = 50$ pF, $V_{CC} = 5.0$ V) | | | T <sub>A</sub> = 25°C | | | |------------------|----------------------------------------------|-----------------------|-------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.8 | 1.0 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | - 0.8 | - 1.0 | V | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | | 2.0 | V | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | | 0.8 | V | Figure 2. Switching Waveforms \*Includes all probe and jig capacitance Figure 3. Test Circuit (a) A Schmitt-Trigger Squares Up Inputs With Slow Rise and Fall Times (b) A Schmitt-Trigger Offers Maximum Noise Immunity Figure 4. Typical Schmitt-Trigger Applications # **OUTLINE DIMENSIONS** **D SUFFIX** SOIC-14 CASE 751A-03 **ISSUE F** ### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|----------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 8.55 | 8.75 | 0.337 | 0.344 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 BSC | | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0 ° | 7° | 0 ° | 7° | | P | 5.80 | 6.20 | 0.228 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | ### **OUTLINE DIMENSIONS** **DT SUFFIX TSSOP** CASE 948G-01 **ISSUE 0** ### NOTES: - IOIES: 1 DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3 DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH - OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION HAVE EXCEED. - FLASH OR PROTRUSION. INTERLEAD FLASH OF PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE —W—. | | MILLIN | IETERS | INCHES | | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 BSC | | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | | 0.252 BSC | | | | M | 0° | 8° | 0° | 8° | | ### **OUTLINE DIMENSIONS** **M SUFFIX** SO-14 CASE 965-01 **ISSUE 0** ### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) DED SIDE. - PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). TO BE 0.46 ( 0.018). | | MILLIMETERS | | INC | HES | |----------------|-------------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | С | 0.18 | 0.27 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | E | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 BSC | | 0.050 | BSC | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | 0.50 | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10° | 0 ° | 10° | | $Q_1$ | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 1.42 | | 0.056 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### PUBLICATION ORDERING INFORMATION #### Literature Fulfillment Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.