



# **ML7041**

### **Audio CODEC**

### **GENERAL DESCRIPTION**

The ML7041 is a single-channel full duplex CODEC LSI device which performs mutual transcoding between the analog voice band signals ranging from 300 to 3400 Hz and the 64 kbps PCM serial data.

Provided with such functions as DTMF Tone generation, transmit/receive data gain control, side-tone path, and low-dropout regulator, the ML7041 is best suited for telephone terminals in digital wireless systems.

### **FEATURES**

• Single 3 V power supply V<sub>DD</sub>: 2.4 to 3.3 V

• Coding format: PCM μ-law/PCM A-law/14-bit linear mode selectable

• PCM interface timing: Long frame synchronous timing/short frame synchronous timing selectable

• Transmit/receive full-duplex operation

• Serial PCM transmission data rate: 64 to 2048 kbps

• Low power consumption

Operating mode: 15 mW typ.  $(V_{DD} = 3.0 \text{ V})$ Power-down mode: 3  $\mu$ W typ.  $(V_{DD} = 3.0 \text{ V})$ 

• Master clock frequency: 2.048 MHz (compatible with PCM shift clock)

• Analog output stage

100 mW (differential type) amplifier output for driving receiver speaker:

Capable of driving an  $8 \Omega$  load.

6.6 mW (single type) amplifier output for driving earphones speaker:

Capable of driving a 32  $\Omega$  load.

- Built-in two low-dropout regulators (150 mA  $\times$  2)
- Built-in four general purpose drivers (150 mA × 4)
- Transmit/receive mute, transmit/receive programmable gain control
- Built-in side tone path
- Built-in DTMF tone generator
- Transmit slope filter selectable
- I<sup>2</sup>C bus interface (MCU interface)
- Built-in transmit voice signal detector
- Package: 48-pin plastic TQFP (TQFP48-P-0707-0.50-K) (ML7041 TB)

### **BLOCK DIAGRAM**



## PIN CONFIGURATION (TOP VIEW)



48-Pin Plastic TQFP

## PIN DESCRIPTIONS

| Pin | Symbol          | Туре       | Description                                                    | State in power-down mode               |
|-----|-----------------|------------|----------------------------------------------------------------|----------------------------------------|
| 1   | AG              | - JPC      | Analog ground (0 V)                                            | —————————————————————————————————————— |
| 2   | EAR2O           | 0          | Receive side voice amplifier output 2                          | High impedance                         |
| 3   | EAR10           | 0          | Receive side voice amplifier output 1                          | High impedance                         |
| 4   | V <sub>A1</sub> | _          | Analog power supply 1 (3.0 V)                                  |                                        |
| 5   | EXTO            | 0          | Receive side voice amplifier output                            | High impedance                         |
| 6   | EXTI            | ī          | Receive side voice amplifier input                             | —                                      |
| 7   | V <sub>A2</sub> | † <u> </u> | Analog power supply 2 (3.0 V)                                  | <u> </u>                               |
| 8   | SPO-            | 0          | Receive side voice amplifier output–                           | High impedance                         |
| 9   | AG2             | _          | Analog ground 2 (0 V)                                          | —————————————————————————————————————— |
| 10  | AG3             | _          | Analog ground 3 (0 V)                                          | _                                      |
| 11  | SPO+            | 0          | Receive side voice amplifier output+                           | High impedance                         |
| 12  | V <sub>A3</sub> | _          | Analog power supply 3 (3.0 V)                                  |                                        |
| 13  | AGGP1           | _          | General purpose port ground 1 (0 V)                            | <u> </u>                               |
| 14  | GP1             | 0          | General purpose port 1 output (Open drain)                     | High impedance                         |
| 15  | GP2             | 0          | General purpose port 2 output (Open drain)                     | High impedance                         |
| 16  | GP3             | 0          | General purpose port 3 output (Open drain)                     | High impedance                         |
| 17  | GP4             | 0          | General purpose port 4 output (Open drain)                     | High impedance                         |
| 18  | AGGP2           |            | General purpose port ground 2 (0 V)                            | —                                      |
| 19  | V <sub>DD</sub> |            | Digital power supply (3.0 V)                                   | <u> </u>                               |
| 20  | MCK             | ı          | Master clock input (2.048 MHz)                                 | _                                      |
| 21  | SDA             | I/O        | I <sup>2</sup> C data input/output (Pull-up resister required) | High impedance                         |
| 22  | SCL             | I          | I <sup>2</sup> C shift clock input                             | —                                      |
| 23  | PCMIN           | i          | PCM receive signal input                                       | _                                      |
| 24  | PCMOUT          | 0          | PCM transmit signal output                                     | "H"                                    |
| 25  | DG              |            | Digital ground (0 V)                                           |                                        |
| 26  | BCLK            | ı          | PCM data shift clock input                                     | _                                      |
| 27  | SYNC            | i          | PCM data shift sync signal input                               | _                                      |
| 28  | PDN             | i          | Power down control input                                       | "_"                                    |
| 29  | RG1PDN          | i          | Power down input for regulator 1 (3.0 V/0 V)                   | "L"                                    |
| 30  | RG2PDN          | i          | Power down input for regulator 2 (3.0 V/0 V)                   | "L"                                    |
| 31  | AGR1            | <u> </u>   | Ground for regulator 1 (0 V)                                   |                                        |
| 32  | RG10            | 0          | Regulator 1 output (3.0 V)                                     | "L" (RG1PDN = "L")                     |
| 33  | RG1IN           | I          | Regulator 1 power input (3.6 V)                                | E (ROTI BIV = E)                       |
| 34  | AGR2            | <u> </u>   | Ground for regulator 2 (0 V)                                   | _                                      |
| 35  | RG20            | 0          | Regulator 2 power output (3.0 V)                               | "L" (RG2PDN = "L")                     |
| 36  | RG2IN           | Ī          | Regulator 2 input (3.6 V)                                      |                                        |
| 37  | V <sub>A</sub>  | <u> </u>   | Analog power supply (3.0 V)                                    | <del>  _</del>                         |
| 38  | SWA             | I/O        | Analog switch A                                                | <del>  _</del>                         |
| 39  | SWB             | I/O        | Analog switch B                                                | <u> </u>                               |
| 40  | SWC             | I/O        | Analog switch C                                                | <del>  _</del>                         |
| 41  | MIC1I           | I          | Transmit side amplifier 1 inverting input                      | <u> </u>                               |
| 42  | MIC10           | 0          | Transmit side amplifier 1 output                               | High impedance                         |
| 43  | MIC2I           | I          | Transmit side amplifier 2 inverting input                      |                                        |
| 44  | MIC2O           | 0          | Transmit side amplifier 2 output                               | High impedance                         |
| 45  | MIC3+           | I          | Transmit side amplifier 3 non-inverting input                  | —                                      |
| 46  | MIC3-           | i          | Transmit side amplifier 3 inverting input                      | <del>  _</del>                         |
| 47  | MIC3O           | 0          | Transmit side amplifier 3 output                               | High impedance                         |
| 48  | SG              | 0          | Analog signal ground (1.4 V)                                   | "L"                                    |
|     |                 |            | / maiog signal ground (1.7 v)                                  |                                        |

### PIN AND FUNCTIONAL DESCRIPTIONS

### MIC1I, MIC1O, MIC2I, MIC2O, MIC3-, MIC3+, MIC3-

Transmit analog inputs and outputs for transmit gain adjustment. Gains of input levels of the pins can be adjusted using external resisters.

MIC1I, MIC2I, and MIC3- are connected to the inverting inputs of the internal transmit amplifiers. MIC3+ is connected to the non-inverting input of the internal transmit amplifier 3. MIC1O, MIC2O, and MIC3O are connected to the internal transmit amplifier outputs. Analog input signals are controlled by the control register (CR1-B7, B6). Also, the amplifiers that are not being selected are deactivated and their outputs are put into high impedance state.

Refer to Figure 1 for gain adjustment.

### EAR1O, EAR2O, EXTO, EXTI, SPO-, SPO+

Receive analog outputs and inputs for receive gain adjustment. EAR1O, EAR2O, and EXTO are the receive filter outputs. EAR1O and EAR2O can directly drive a 32  $\Omega$  load.

SPO+ and SPO- are differential analog signal outputs which can directly drive an 8  $\Omega$  load. The receive side signal outputs can be selected by CR1-B5 and CR1-B4. If the amplifiers connected to EAR1O and EAR2O are not being selected, the amplifiers are deactivated and their outputs are put into high impedance state. Gains of output levels of the pins can be adjusted using the external resistors. The power control is accomplished by CR0-B6. Refer to Figure 1.



Figure 1 Analog Interface

### SG

Analog signal ground.

The output voltage of this pin is approximately 1.4 V. Put the bypass capacitors  $0.1 \mu F$  ceramic type between this pin and GND to get the specified noise characteristics. During power-down, this output voltage is 0 V.

### SWA, SWB, SWC

Used for an internal analog switch. The pin SWB is connected to the pin SWA or the pin SWC. This is controlled by CR1-B1.

### RG1PDN, RG1IN, RG10

Used for Regulator 1. The RG1PDN pin is a power down input. When set to "L", the Regulator 1 changes to the power down state. Since the power down is controlled by a logical OR with CR5-B4 of the control register, set CR5-B4 to logic "0" when using this pin. The RG1IN pin is input to the Regulator 1. The RG1O pin is output from the Regulator 1, whose voltage is 3.0 V. A 1  $\mu$ F ceramic type bypass capacitor must be connected between the power input pin and GND, and a 10  $\mu$ F tantalum bypass capacitor must be connected from the output pin to GND.

### RG2PDN, RG2IN, RG2O

Used for Regulator 2. The RG2PDN pin is a power down input. When set to "L", the Regulator 2 changes to the power down state. Since the power down is controlled by a logical OR with CR5-B5 of the control register, set CR5-B5 to logic "0" when using this pin. The RG2IN pin is the input to the Regulator 2. The RG2O pin is the output from the Regulator 2, whose voltage is 3.0 V. A 1  $\mu$ F ceramic type bypass capacitor must be connected between the power input pin and GND, and a 10  $\mu$ F tantalum bypass capacitor must be connected from the output pin to GND.

Note1: The RG1O and RG2O outputs must not be used as the 3 V supply for the ML7041.

Note2: The RG1IN and RG2IN should be common near the device and supplied from the same power supply.

### **GP1, GP2, GP3, GP4**

General purpose driver output. Each pin is controlled by CR5-B1 through CR5-B4. By selecting CR5-B7, the GP1 pin can be controlled by the receive side sign bit.

### $V_{DD}$ , $V_A$ , $V_{A1}$ , $V_{A2}$ , $V_{A3}$

VDD is the digital power supply. VA, VA1, VA2, and VA3 are the analog power supply pins. Since these pins are separated in the device, connect them as close as possible on the PCB.

### DG, AG, AG1, AG2, AG3, AGR1, AGR2, AGGP1, AGGP2

Ground. DG is the digital ground. AG, AG1, AG2, AG3, AGR1, AGR2, AGGP1 and AGGP2 are the analog ground. Since these pins are separated in the device, connect them as close as possible on the PCB.

### **PDN**

Power down and reset control input.

When set to digital "L", the device changes to the power down state and the control register is reset. Since the power down mode is controlled by a logical OR with CR0-B5 of the control register, set CR0-B5 to logic "0" when using this pin. The reset pulse width must be 200 ns or more. Be sure to reset the control register after turning on the power.

### MCK

Master clock input.

The frequency must be 2.048 MHz. MCK can be asynchronous with SYNC and BCLK.

If a frequency of BCLK is 2.048 MHz, the BCLK can be shared with MCK.

### **BCLK**

Shift clock input for the PCM data.

The frequency is set in the range of 64 kHz to 2048 kHz for  $A/\mu$ -law PCM data and set in the range of 128 kHz to 2048 kHz for linear code selection.

### **SYNC**

8 kHz synchronous signal input for transmit and receive PCM data.

Synchronize this signal with BCLK signal. This signal is used to indicate the MSB of the PCM data stream.

### **PCMOUT**

Transmit PCM data output. The PCM output signal is output from MSB, synchronously with the rising edges of BCLK and SYNC. Refer to Figure 2. This is a logic output pin so that external pull-up is not required. This pin outputs logic "L" except during effective PCM data bits, and outputs logic "H" during power-down.

### **PCMIN**

Receive PCM data input.

The PCM input signal is shifted in on the falling edge of BCLK and is input from MSB.



Refer to Figure 2.



Figure 2 PCM Interface Basic Timing Diagram

### SDA, SCL

SDA is the serial data input/output pin and SCL is the serial clock line input pin. A pull-up register of 1 to 10 k $\Omega$  is required for the SDA pin. The master clock is required when data is written or read.

### Transfer format

The control register can be controlled according to the I<sup>2</sup>C bus transfer format.

The control register address is 3 bits long and the register data is 8 bits long. The methods of writing and reading of data are shown below.



Table 1 shows the register map.

Table 1 Control Register Map

| Nama | A  | ddres | SS |                        |                    | Con                | trol and De    | tect Data      |               |               |               | RW  |
|------|----|-------|----|------------------------|--------------------|--------------------|----------------|----------------|---------------|---------------|---------------|-----|
| Name | A2 | A1    | A0 | В7                     | В6                 | B5                 | B4             | В3             | B2            | B1            | В0            | KW  |
| CR0  | 0  | 0     | 0  | Α/μ<br>SEL             | SPOUT<br>PON       | PDN ALL            | PDN TX         | PDN RX         | SLP           | SLP SEL       | LNR           | R/W |
| CR1  | 0  | 0     | 1  | MIC<br>SEL1            | MIC SEL0           | SP SEL1            | SP SEL0        | SHORT<br>FRAME | ı             | SW<br>C/A     | RX PAD        | R/W |
| CR2  | 0  | 1     | 0  | TX<br>ON/OFF           | TX GAIN2           | TX GAIN1           | TX<br>GAIN0    | RX<br>ON/OFF   | RX<br>GAIN2   | RX<br>GAIN1   | RX<br>GAIN0   | R/W |
| CR3  | 0  | 1     | 1  | SIDE TONE<br>GAIN2     | SIDE TONE<br>GAIN1 | SIDE TONE<br>GAIN0 | TONE<br>ON/OFF | TONE<br>GAIN3  | TONE<br>GAIN2 | TONE<br>GAIN1 | TONE<br>GAIN0 | R/W |
| CR4  | 1  | 0     | 0  | DTMF/<br>OTHERS<br>SEL | TONE<br>SEND       | _                  | TONE4          | TONE3          | TONE2         | TONE1         | TONE0         | R/W |
| CR5  | 1  | 0     | 1  | GP1 SEL<br>CR/TONE     | _                  | RG2PDN             | RG1PDN         | GP4C           | GP3C          | GP2C          | GP1C          | R/W |
| CR6  | 1  | 1     | 0  | VOX<br>ON/OFF          | ON LVL1            | _                  | _              |                |               | _             | _             | R/W |
| CR7  | 1  | 1     | 1  | VOX<br>OUT             | TX<br>NOISE1       | TX<br>NOISE0       | _              | _              | _             | _             | _             | R   |

R/W: Read/Write enable R: Read only register

### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                        | Symbol            | Condition | Rating                       | Unit |
|----------------------------------|-------------------|-----------|------------------------------|------|
| Power Supply Voltage             | $V_{DD}$          | _         | -0.3 to +4.6                 | V    |
| Analog Input Voltage             | V <sub>AIN</sub>  | _         | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Digital Input Voltage            | $V_{DIN}$         | _         | –0.3 to V <sub>DD</sub> +0.3 | V    |
| Storage Temperature              | T <sub>STG</sub>  | _         | -55 to +150                  | °C   |
| Operating Junction Temperature * | T <sub>jmax</sub> | _         | +150                         | °C   |

### RECOMMENDED OPERATING CONDITIONS

| Parameter                                  | Symbol             | Condition               | Min.                       | Тур.  | Max.                        | Unit |
|--------------------------------------------|--------------------|-------------------------|----------------------------|-------|-----------------------------|------|
| Power Supply Voltage                       | $V_{DD}$           | _                       | 2.4                        | _     | 3.3                         | V    |
| Operating Temperature                      | Та                 | _                       | -40                        | +25   | +85                         | °C   |
| Operating Junction Temperature (Average) * | T <sub>jmaxa</sub> | _                       | _                          | ı     | 105                         | °C   |
| Input High Voltage                         | V <sub>IH</sub>    | all digital input pins  | $0.7 \times V_{\text{DD}}$ | 1     | $V_{DD}$                    | ٧    |
| Input Low Voltage                          | V <sub>IL</sub>    | all digital input pins  | 0                          |       | $0.20 \times V_{\text{DD}}$ | ٧    |
| Digital Input Rise Time                    | t <sub>ir</sub>    | all digital input pins  | _                          |       | 50                          | ns   |
| Digital Input Fall Time                    | t <sub>if</sub>    | all digital input pins  | _                          |       | 50                          | ns   |
| Digital Output Load                        | $C_{DL}$           | all digital output pins | _                          |       | 100                         | pF   |
| Bypass Capacitor for SG                    | C <sub>SG</sub>    | Between SG and AG       | 0.1                        |       | _                           | μF   |
| Master Clock Frequency                     | F <sub>MCK</sub>   | MCK                     | -0.01%                     | 2.048 | +0.01%                      | MHz  |
| Pit Clock Fraguency                        | F <sub>BCK1</sub>  | BCLK (A/μ-law)          | 64                         | _     | 2048                        | kHz  |
| Bit Clock Frequency                        | F <sub>BCK2</sub>  | BCLK (linear)           | 128                        | _     | 2048                        | kHz  |
| Synchronous Signal Frequency               | F <sub>SYNC</sub>  | SYNC                    | _                          | 8.0   | _                           | kHz  |
| Clock Duty Ratio                           | D <sub>CLK</sub>   | MCK, BCLK               | 40                         | 50    | 60                          | %    |
| Sync Pulse Setting Time                    | T <sub>SB</sub>    | $SYNC \to BCLK$         | -100                       | _     | 100                         | ns   |
|                                            | T <sub>BS</sub>    | $BCLK \rightarrow SYNC$ | 100                        |       |                             | ns   |
| Synchronous Signal Width                   | t <sub>WS</sub>    | SYNC                    | 1BCLK                      |       | 100                         | μs   |

<sup>\*</sup> The device should be used in such a way that  $T_{jmax}$  (average) is less than 105°C.  $T_{jmax}$  is given by the equation:

 $T_{jmax} = P \times \theta ja + Ta$ 

where P = Power dissipation (W)

A 48-pin TQFP package is used.

 $\theta$  ja = 195°C (not mounted on a PCB, in still-air-ambient)

 $\theta$ ja = 156°C (mounted on a typical PCB, in still-air-ambient)

For more details, refer to PACKAGE INFORMATION DATA BOOK.

## **ELECTRICAL CHARACTERISTICS**

### **DC** Characteristics

 $(V_{DD} = 2.4 \text{ to } 3.3 \text{ V}, \text{ Ta} = -40 \text{ to } +85^{\circ}\text{C})$ 

| Parameter             | Symbol           | Condition                                                                                | Min.                | Тур. | Max.     | Unit |
|-----------------------|------------------|------------------------------------------------------------------------------------------|---------------------|------|----------|------|
| Power Supply Current  | I <sub>DD1</sub> | Operating mode<br>No signal (V <sub>DD</sub> = 3.0 V)                                    | 0                   | 5.0  | 11.0     | mA   |
|                       | I <sub>DD2</sub> | Operating mode<br>No signal (V <sub>DD</sub> = 3.0 V)<br>SPO+, SPO– or EAR1, 2 is active | 0                   | 16.0 | 32.0     | mA   |
|                       | I <sub>DD3</sub> | Power down mode<br>(V <sub>DD</sub> = 3.0 V, Ta = 25°C)                                  | 0                   | 1.0  | 10       | μА   |
| Input Lookaga Current | I <sub>IH</sub>  | $V_{I} = V_{DD}$                                                                         |                     |      | 2.0      | μА   |
| Input Leakage Current | I <sub>IL</sub>  | V <sub>I</sub> = 0 V                                                                     | _                   | -    | 1.5      | μА   |
| Output High Voltage   | V <sub>OH</sub>  | I <sub>OH</sub> = 0.4 mA                                                                 | $0.5 \times V_{DD}$ | _    | $V_{DD}$ | V    |
| Output Low Voltage    | V <sub>OL</sub>  | I <sub>OL</sub> = -1.2 mA                                                                | 0                   | 0.2  | 0.4      | V    |
| Input Capacitance     | C <sub>IN</sub>  | _                                                                                        | _                   | 5    | _        | pF   |

## **Analog Interface Characteristics**

| Parameter                    | Symbol             | Condition                                                                                   | Min. | Тур. | Max. | Unit     |
|------------------------------|--------------------|---------------------------------------------------------------------------------------------|------|------|------|----------|
| Input Resistance             | R <sub>INX</sub>   | MIC1I, MIC2I, MIC3-, MIC3+                                                                  | 10   |      | 1    | MΩ       |
|                              | R <sub>LGX1</sub>  | MIC1O, MIC2O, MIC3O, EXTO                                                                   | 20   | _    | _    | kΩ       |
| Output Load Resistance       | R <sub>LGX2</sub>  | EAR1O, EAR2O                                                                                | 32   | _    | _    | Ω        |
|                              | R <sub>LGX3</sub>  | SPO+, SPO- differential output                                                              | 8    |      | 1    | Ω        |
| Output Load Capacitance      | $C_{LGX}$          | Analog output                                                                               | _    |      | 50   | pF       |
| Output Amplitude *           | V <sub>O1</sub>    | MIC1O, MIC2O, MIC3O, EXTO, RL = 20 $k\Omega$                                                | _    | 1    | 1.3  | $V_{PP}$ |
|                              |                    | EAR10, EAR20, RL = 32 $\Omega$                                                              |      |      |      |          |
|                              | $V_{O2}$           | SPO+, SPO-, (Differential output) $V_{DD}$ = 3.0 V, RL = 8 $\Omega$                         | _    | _    | 2.6  | $V_{PP}$ |
|                              | V <sub>O3</sub>    | SPO- (Single output)<br>$V_{DD}$ = 3.0 V, RL = 20 k $\Omega$ , THD = 1%                     | 2.0  | 2.6  | ı    | $V_{PP}$ |
| Total Harmonic Distortion    | THD                | EAR10, EAR20, SPO+, SPO–<br>V <sub>DD</sub> = 3.0 V (at V <sub>O1</sub> , V <sub>O2</sub> ) | _    |      | 5.0  | %        |
|                              | V <sub>OFGX1</sub> | MIC1O, MIC2O, MIC3O                                                                         | -40  | _    | 40   | mV       |
| Offset Voltage               | V <sub>OFGX2</sub> | EAR10, EAR20, SPO+, SPO-,<br>EXTO                                                           | -100 | ı    | 100  | mV       |
| SG Output Voltage            | $V_{SG}$           | SG                                                                                          | _    | 1.4  |      | V        |
| SG Output Impedance          | R <sub>SG</sub>    | SG                                                                                          |      | 40   | 80   | kΩ       |
| Internal switch ON Impedance | R <sub>SW</sub>    | All internal analog switches (1.4 V DC bias)                                                | _    | _    | 300  | Ω        |

<sup>\* –7.7</sup> dBm (600  $\Omega$ ) = 0 dBm0, +3.17 dBm0 = 1.3  $V_{PP}$ 

## **AC Characteristics**

|                                     |                     |                   |                 |        |       | to 3.3 V, I | a – –40 i | U 703 C) |
|-------------------------------------|---------------------|-------------------|-----------------|--------|-------|-------------|-----------|----------|
|                                     |                     | С                 | ondition        |        |       |             |           |          |
| Parameter                           | Symbol              | Frequency<br>(Hz) | Level<br>(dBm0) | Others | Min.  | Тур.        | Max.      | Unit     |
|                                     | Loss T1             | 0 to 60           |                 |        | 25    | _           | _         | dB       |
|                                     | Loss T2             | 300 to 3000       |                 |        | -0.15 | _           | 0.20      | dB       |
| Transmit Frequency Response         | Loss T3             | 1020              | 0               |        |       | Reference   |           | dB       |
| Transmit Frequency Response         | L <sub>OSS</sub> T4 | 3300              | U               | _      | -0.15 | _           | 0.80      | dB       |
|                                     | Loss T5             | 3400              |                 |        | 0     | _           | 0.80      | dB       |
|                                     | Loss R6             | 3968.75           |                 |        | 13    | _           |           | dB       |
|                                     | Loss R1             | 0 to 3000         |                 |        | -0.15 | _           | 0.20      | dB       |
| Receive Frequency Response *2       | Loss R2             | 1020              |                 |        |       | dB          |           |          |
|                                     | Loss R3             | 3300              | 0               | _      | -0.15 | _           | 0.80      | dB       |
|                                     | Loss R4             | 3400              |                 |        | 0     | _           | 0.80      | dB       |
|                                     | Loss R5             | 3968.75           |                 |        | 13    | _           |           | dB       |
| Transmit Signal to Distortion Ratio | SD T1               |                   | 3               |        | 35    | _           |           | dB       |
|                                     | SD T2               |                   | 0               |        | 35    | _           |           | dB       |
|                                     | SD T3               | 1020              | -30             | *1     | 35    | _           | _         | dB       |
| Natio                               | SD T4               |                   | -40             |        | 28    | _           |           | dB       |
|                                     | SD T5               |                   | -45             |        | 23    | _           | _         | dB       |
|                                     | SD R1               |                   | 3               |        | 35    | _           |           | dB       |
| Receive Signal to Distortion        | SD R2               |                   | 0               |        | 35    | _           |           | dB       |
| Ratio                               | SD R3               | 1020              | -30             | *1     | 35    | _           |           | dB       |
| *2                                  | SD R4               |                   | -40             |        | 28    | _           |           | dB       |
|                                     | SD R5               |                   | -45             |        | 23    | _           |           | dB       |
|                                     | GT T1               |                   | 3               |        | -0.5  | _           | 0.5       | dB       |
|                                     | GT T2               |                   | -10             |        |       | Reference   |           | dB       |
| Transmit Gain Tracking              | GT T3               | 1020              | -40             | _      | -0.5  | _           | 0.5       | dB       |
|                                     | GT T4               |                   | <b>-50</b>      |        | -1.0  | _           | 1.0       | dB       |
|                                     | GT T5               |                   | <b>-</b> 55     |        | -1.2  | _           | 1.2       | dB       |
|                                     | GT R1               |                   | 3               |        | -0.5  |             | 0.5       | dB       |
| Receive Gain Tracking               | GT R2               |                   | -10             |        |       | dB          |           |          |
| *2                                  | GT R3               | 1020              | <del>-4</del> 0 |        | -0.5  |             | 0.5       | dB       |
| 4                                   | GT R4               |                   | <b>–</b> 50     |        | -1.0  |             | 1.0       | dB       |
|                                     | GT R5               |                   | <b>–</b> 55     |        | -1.2  | _           | 1.2       | dB       |

<sup>\*1</sup> Use the P-message weighted filter. \*2 EXTO output

## LAPIS Semiconductor Co., Ltd.

## **AC Characteristics (Continued)**

| -                                 |                     | С                 | ondition                           | ( ) [                     | <u></u> | 7 3.3 V, 18 |       |       |
|-----------------------------------|---------------------|-------------------|------------------------------------|---------------------------|---------|-------------|-------|-------|
| Parameter                         | Symbol              | Frequency<br>(Hz) | Level<br>(dBm0)                    | Others                    | Min.    | Тур.        | Max.  | Unit  |
| Idle Channel Noise                | N <sub>IDLT</sub>   |                   | MIC1I,<br>MIC2I,<br>MIC3 ±<br>= SG | *1                        | _       |             | -68   | dBmOp |
|                                   | N <sub>IDLR</sub>   | 1                 | _                                  | *1,*2,*4                  | _       | 1           | -72   |       |
| Absolute Signal Amplitude         | A <sub>VT</sub>     | 1020              | 0                                  | MIC1O,<br>MIC2O,<br>MIC3O | 0.285   | 0.320<br>*3 | 0.359 | Vrms  |
| - moonate of grant an price       | A <sub>VR</sub>     |                   |                                    | EXTO                      | 0.285   | 0.320<br>*3 | 0.359 | Vrms  |
| Power Supply Noise Rejection      | P <sub>SRRT</sub>   | Noise frequency:  | Noise<br>level:                    |                           | 30      | _           | _     | dB    |
| Ratio                             | P <sub>SRRR</sub>   | 0 to 50 kHz       | 50 mVpp                            |                           | 30      | _           | _     | dB    |
|                                   | t <sub>SDX</sub>    |                   |                                    |                           | 0       | _           | 200   | ns    |
| Digital Input/Output Timing PCM   | t <sub>XD1</sub>    | _                 | 1 LSTTL<br>+<br>100 pF             | See<br>Figure 6           | 0       | _           | 200   | ns    |
| Interface                         | t <sub>XD2</sub>    |                   |                                    |                           | 0       | _           | 200   | ns    |
|                                   | t <sub>XD3</sub>    |                   |                                    |                           | 0       | _           | 200   | ns    |
| PCMIN Setup Time                  | t <sub>DS</sub>     |                   |                                    | See                       | 100     |             | _     | ns    |
| PCMIN Hold Time                   | t <sub>DH</sub>     | _                 | _                                  | Figure 6                  | 100     |             | _     | ns    |
|                                   | f <sub>SCL</sub>    |                   |                                    |                           | 0       |             | 100   | kHz   |
|                                   | t <sub>BUF</sub>    |                   |                                    |                           | 4.7     | _           | _     | μS    |
|                                   | t <sub>HD:STA</sub> |                   |                                    |                           | 4.0     | _           | _     | μS    |
|                                   | t <sub>LOW</sub>    |                   | CL =                               | See                       | 4.7     | _           | _     | μS    |
| I <sup>2</sup> C Interface timing | t <sub>HIGH</sub>   | _                 | 50 pF                              | Figure 7                  | 4.0     | _           | _     | μS    |
|                                   | t <sub>SU:STA</sub> |                   | 00 p.                              | riguie i                  | 4.7     | _           | _     | μS    |
|                                   | t <sub>HD:DAT</sub> |                   |                                    |                           | 0       | _           | _     | μS    |
|                                   | t <sub>SU:DAT</sub> |                   |                                    |                           | 250     | _           | _     | ns    |
|                                   | t <sub>SU:STO</sub> |                   |                                    |                           | 4.0     | _           | _     | μS    |

<sup>\*1</sup> Use the P-message weighted filter.
\*2 PCMIN input code "11010101" (A-law)
"11111111" (μ-law)

<sup>\*3</sup> 0.320 Vrms = 0 dBm0 = -7.7 dBm

<sup>\*4</sup> EXTO output

## **AC Characteristics (DTMF and Other Tones)**

 $(V_{DD} = 2.4 \text{ to } 3.3 \text{ V}, \text{ Ta} = -40 \text{ to } +85^{\circ}\text{C})$ 

| Parameter                         | Symbol                   | Cor                             | Min.                          | Тур. | Max. | Unit |      |
|-----------------------------------|--------------------------|---------------------------------|-------------------------------|------|------|------|------|
| Frequency Difference              | $D_{FT}$                 | DTMF Tones, O                   | -1.5                          | _    | +1.5 | %    |      |
|                                   | $V_{TL}$                 | Transmit tones (gain setting of | DTMF (Low) and<br>Other Tones | -18  | -16  | -14  | dBm0 |
| Original (reference) Tones Signal | V <sub>TH</sub> 0 dB) DT |                                 | DTMF (High)                   | -16  | -14  | -12  | dBm0 |
| Level *5                          | $V_{RL}$                 | Receive tones                   | DTMF (Low)                    | -4   | -2   | 0    | dBm0 |
|                                   | $V_{RH}$                 | (gain setting of<br>-6 dB)      | DTMF (High) and Other Tones   | -2   | 0    | +2   | dBm0 |
| Relative Level of DTMF Tones      | R <sub>DTMF</sub>        | $V_{TH}/V_{TL}, V_{RH}/V_{RL}$  | -                             | +1   | +2   | +3   | dB   |

<sup>\*5</sup> Not including programmable gain set values

## **AC Characteristics (Programmable Gain Stages)**

 $(V_{DD} = 2.4 \text{ to } 3.3 \text{ V}, \text{ Ta} = -40 \text{ to } +85^{\circ}\text{C})$ 

| Parameter     | Symbol | Condition                            | Min. | Тур. | Max. | Unit |
|---------------|--------|--------------------------------------|------|------|------|------|
| Gain Accuracy | $D_G$  | All gain stages, to programmed value | -1   | 0    | +1   | dB   |

## **AC Characteristics (Voice Detect Function)**

|                          |                  | <u>'</u>                                 |      | · · · · · · |      |      |
|--------------------------|------------------|------------------------------------------|------|-------------|------|------|
| Parameter                | Symbol           | Condition                                | Min. | Тур.        | Max. | Unit |
| Voice Detection Time     | T <sub>VON</sub> | Silence → Voice                          | _    | 5           | _    | ms   |
|                          | T <sub>VOF</sub> | (Voice/silence differential: 10 dB)      | 140  | 160         | 180  | ms   |
| Voice Detection Accuracy | D <sub>VX</sub>  | For detection level set values by CR6-B6 | -2.5 | 0           | 2.5  | dB   |

ML7041

## **AC Characteristics (General Purpose Drivers)**

 $(V_{DD} = 2.4 \text{ to } 3.3 \text{ V}, \text{Ta} = -40 \text{ to } +85^{\circ}\text{C})$ 

| Parameter              | Symbol                               | Condition          | Min. | Тур. | Max. | Unit |
|------------------------|--------------------------------------|--------------------|------|------|------|------|
| Output Voltage         | Vo                                   | 1 - 150 mA CD1 CD4 | _    | _    | 0.7  | V    |
| Output Load Resistance | I <sub>OUT</sub> = 150 mA, GP1 - GP4 |                    | 20   | _    | _    | Ω    |

## AC Characteristics (Regulator 1 and 2)

|                                |                                  | ( •                                                         | טט ב.וו | .o o.o v, |      | .o .oo o, |
|--------------------------------|----------------------------------|-------------------------------------------------------------|---------|-----------|------|-----------|
| Parameter                      | Symbol                           | Condition                                                   | Min.    | Тур.      | Max. | Unit      |
| Input Voltage                  | $V_{i1}$                         | I <sub>OUT</sub> = 50 mA                                    | 3.3     | 3.6       | 4.1  | V         |
| Input Voltage                  | V <sub>i2</sub>                  | I <sub>OUT</sub> = 150 mA                                   | 3.5     | 3.6       | 4.1  | V         |
| Output Voltage                 | Vo                               | RGIN = 3.6 V,<br>I <sub>OUT</sub> = 0 mA, Ta = 25°C         | 2.93    | 3.00      | 3.07 | V         |
| Load Current                   | Ιο                               | 3.5 V < RGIN < 4.1 V                                        | _       | _         | 150  | mA        |
| Dropout Voltage                | $V_{DROP}$                       | I <sub>OUT</sub> = 150 mA , RGIN = 3.6 V                    | _       | _         | 200  | mV        |
| Output Voltage Line Regulation | dV <sub>O</sub> /dV <sub>I</sub> | I <sub>OUT</sub> = 50 mA<br>3.3 V < RGIN < 4.1 V, Ta = 25°C | _       | 0.1       | 1.25 | %/V       |
| Standby Current                | I <sub>stanby</sub>              | RG1PDN = 0, RG2PDN = 0                                      |         | 0.1       | 10   | μA        |

### **TIMING DIAGRAM**

**Transmit Side PCM Timing (Normal Synchronous Interface)** 



## **Transmit Side PCM Timing (Short Frame Synchronous Interface)**







**Receive Side PCM Timing (Short Frame Synchronous Interface)** 



Figure 6 PCM Interface Timing

## I<sup>2</sup>C Interface



Figure 7 I<sup>2</sup>C Interface Timing

### **FUNCTIONAL DESCRIPTION**

### **Control Registers**

CR0 (Basic operating mode 1)

Note: The initial value means a value set when the device is reset by the  $\overline{PDN}$  pin.

|               | B7         | B6           | B5         | B4        | В3        | B2  | B1         | В0  |
|---------------|------------|--------------|------------|-----------|-----------|-----|------------|-----|
| CR0           | A/μ<br>SEL | SPOUT<br>PON | PDN<br>ALL | PDN<br>TX | PDN<br>RX | SLP | SLP<br>SEL | LNR |
| Initial value | 0          | 0            | 0          | 0         | 0         | 0   | 0          | 0   |

B7 ...... PCM interface companding law select  $0: \mu$ -law 1: A-law

B6 ...... Power-on control for output amplifies (SPO+, SPO-) 0: Power down 1: Power on

B5 ...... Power down (entire circuitry) 0: Power on 1: Power down

ORed with the inverted PDN signal. When using this data, set PDN to "L".

The control registers are not reset by this signal.

B4 ...... Power down (transmit only)

0: Power on 1: Power down

3: Power down

0: Power on 1: Power down

B2 ...... Slope filter enable 0: Slope filter disable 1: Slope filter enable

B1 ...... Slope filter frequency response select 0: CASE1 1: CASE2

Either CASE1 or CASE2 can be selected in Figure 8.

B0 ...... PCM interface linear code select

0: PCM companding law selected by CR0-B7

1: 14-bit linear code (2's complement)



Figure 8 Slope Filter Frequency Characteristics

## LAPIS Semiconductor Co., Ltd.

### CR1 (Basic operating mode 2)

|               | B7   | B6   | B5   | B4         | В3             | B2 | B1        | В0        |
|---------------|------|------|------|------------|----------------|----|-----------|-----------|
| CR1           | MIC  | MIC  | SP   | SP<br>SEL0 | SHORT<br>FRAME |    | SW<br>C/A | RX<br>PAD |
|               | SEL1 | SEL0 | SEL1 | SELU       | FRAIVIE        |    | C/A       | FAD       |
| Initial Value | 0    | 0    | 0    | 0          | 0              | 0  | 0         | 0         |

B7, B6..... Selection of an input amplifier to encoder

(B7, B6) = (0, 0): MIC1

= (0, 1): MIC2

= (1, 0): MIC3

= (1, 1): No input

Amplifiers which are not selected are powered down and their outputs go in the high impedance state.

B5, B4..... Selection of an output amplifier

(B5, B4) = (0, 0): EXTO

= (0, 1): EAR10

= (1, 0): EAR2O

= (1, 1): No output

Amplifiers which are not selected are powered down and their outputs go in the high impedance state.

B3 ...... Short frame synchronous interface select

0: Long frame synchronous interface,

1: Short frame synchronous interface

B2 ...... Not used. When writing data, write "0".

B1 ...... Analog switch control 0: The SWB pin is internally connected to the SWA pin.

1: The SWB pin is internally connected to the SWC pin.

The unconnected pins go in a high impedance state.

B0 ...... Receive side PAD 0: No pad

1: A pad of 12 dB loss is inserted in the receive side voice path.

CR2 (PCM CODEC operating mode setting and transmit/receive gain adjustment)

|               | В7           | B6       | B5       | B4       | В3           | B2       | B1       | В0       |
|---------------|--------------|----------|----------|----------|--------------|----------|----------|----------|
| CR2           | TX<br>ON/OFF | TX GAIN2 | TX GAIN1 | TX GAIN0 | RX<br>ON/OFF | RX GAIN2 | RX GAIN1 | RX GAIN0 |
| Initial Value | 0            | 0        | 1        | 1        | 0            | 0        | 1        | 1        |

B7......Transmit side PCM signal ON/OFF 0: ON 1: OFF B6, B5, B4.....Transmit side signal gain adjustment (refer to Table 2) B3......Receive side PCM signal ON/OFF 0: ON 1: OFF B2, B1, B0.....Receive side signal gain adjustment (refer to Table 2)

### Table 2 Transmit/Receive Gain Settings

| B6 | B5 | B4 | Transmit Gain | B2 | B1 | В0 | Receive Gain |
|----|----|----|---------------|----|----|----|--------------|
| 0  | 0  | 0  | -6 dB         | 0  | 0  | 0  | -12 dB       |
| 0  | 0  | 1  | -4 dB         | 0  | 0  | 1  | -9 dB        |
| 0  | 1  | 0  | −2 dB         | 0  | 1  | 0  | -6 dB        |
| 0  | 1  | 1  | 0 dB          | 0  | 1  | 1  | -3 dB        |
| 1  | 0  | 0  | +2 dB         | 1  | 0  | 0  | 0 dB         |
| 1  | 0  | 1  | +4 dB         | 1  | 0  | 1  | +3 dB        |
| 1  | 1  | 0  | +6 dB         | 1  | 1  | 0  | +6 dB        |
| 1  | 1  | 1  | +8 dB         | 1  | 1  | 1  | +9 dB        |

The above gain settings table shows the transmit/receive voice signal gain settings and the transmit side gain settings for DTMF tones and other tones. The DTMF and other tone transmit signals are enabled by CR4-B6, and the gain setting is referenced to the levels shown below.

DTMF tones (low group): ...... –16 dBm0

DTMF tones (high group) and other tones:... –14 dBm0

For example, if the transmit gain set value is set to +8 dB (B6, B5, B4) = (1,1,1), then the following tones are output at the PCMOUT pin.

DTMF tones (low group): ...... –8 dBm0 DTMF tones (high group) and other tones:... –6 dBm0

Gains of the side tone (path to receive side from transmit side) and the receive side tone can be set by register CR3.

CR3 (Side tone and other tone generator gain setting)

|               | В7        | В6        | B5        | B4     | В3    | B2    | B1    | В0    |
|---------------|-----------|-----------|-----------|--------|-------|-------|-------|-------|
| CR3           | SIDE TONE | SIDE TONE | SIDE TONE | TONE   | TONE  | TONE  | TONE  | TONE  |
|               | GAIN2     | GAIN1     | GAIN0     | ON/OFF | GAIN3 | GAIN2 | GAIN1 | GAIN0 |
| Initial Value | 0         | 0         | 0         | 0      | 0     | 0     | 0     | 0     |

B7, B6, B5 ......Side tone path gain setting (refer to Table 3)

B4 ......Tone generator ON/OFF 0: OFF 1: ON

B3, B2, B1, B0....Tone generator gain adjustment for receive side (refer to Table 4)

**Table 3 Side Tone Gain Settings** 

| B7 | В6 | B5 | Side Tone Path Gain |
|----|----|----|---------------------|
| 0  | 0  | 0  | OFF                 |
| 0  | 0  | 1  | –15 dB              |
| 0  | 1  | 0  | –13 dB              |
| 0  | 1  | 1  | –11 dB              |
| 1  | 0  | 0  | −9 dB               |
| 1  | 0  | 1  | –7 dB               |
| 1  | 1  | 0  | −5 dB               |
| 1  | 1  | 1  | −3 dB               |
|    |    |    | ·                   |

Table 4 Receive Side Tone Generator Gain Settings

| В3 | B2 | B1 | В0 | Tone Generator Gain | В3 | B2 | B1 | В0 | Tone Generator Gain |
|----|----|----|----|---------------------|----|----|----|----|---------------------|
| 0  | 0  | 0  | 0  | OFF                 | 1  | 0  | 0  | 0  | –20 dB              |
| 0  | 0  | 0  | 1  | –34 dB              | 1  | 0  | 0  | 1  | –18 dB              |
| 0  | 0  | 1  | 0  | −32 dB              | 1  | 0  | 1  | 0  | –16 dB              |
| 0  | 0  | 1  | 1  | –30 dB              | 1  | 0  | 1  | 1  | –14 dB              |
| 0  | 1  | 0  | 0  | –28 dB              | 1  | 1  | 0  | 0  | –12 dB              |
| 0  | 1  | 0  | 1  | –26 dB              | 1  | 1  | 0  | 1  | –10 dB              |
| 0  | 1  | 1  | 0  | –24 dB              | 1  | 1  | 1  | 0  | –8 dB               |
| 0  | 1  | 1  | 1  | –22 dB              | 1  | 1  | 1  | 1  | −6 dB               |

The receive side tone generator gain settings shown in Table 4 are referenced to the following levels as a reference.

DTMF tones (low group): .....+4 dBm0

DTMF tones (high group) and others tones: . +6 dBm0

For example, if the tone generator gain set value is set to -6 dB (B3, B2, B1, B0) = (1, 1, 1, 1), then tones at the following levels are output at EXTO.

DTMF tone (low group): .....-2 dBm0

DTMF tone (high group) and other tones:.... 0 dBm0

CR4 (Tone generator operating mode and frequency select)

|               | B7                  | В6           | B5 | B4    | В3    | B2    | B1    | В0    |
|---------------|---------------------|--------------|----|-------|-------|-------|-------|-------|
| CR4           | DTMF/<br>Others SEL | TONE<br>SEND | _  | TONE4 | TONE3 | TONE2 | TONE1 | TONE0 |
| Initial Value | 0                   | 0            | 0  | 0     | 0     | 0     | 0     | 0     |

B7 ......DTMF or other tones select 0: Others 1: DTMF B6 ......Tone transmit enable (Transmit side) 0: Voice signal transmit 1: Tone transmit

B5 ......Not used. When writing data, write "0". B4, B3, B2, B1, B0 ...Tone frequency setting (refer to Tables 5-1 and 5-2)

## (a) B7 = 1 (DTMF tone)

## **Table 5-1 Tone Generator Frequency Settings**

| B4 | В3 | B2 | B1 | В0 | Frequency        | B4 | В3 | B2 | B1 | В0 | Frequency        |
|----|----|----|----|----|------------------|----|----|----|----|----|------------------|
| *  | 0  | 0  | 0  | 0  | 697 Hz + 1209 Hz | *  | 1  | 0  | 0  | 0  | 852 Hz + 1209 Hz |
| *  | 0  | 0  | 0  | 1  | 697 Hz + 1336 Hz | *  | 1  | 0  | 0  | 1  | 852 Hz + 1336 Hz |
| *  | 0  | 0  | 1  | 0  | 697 Hz + 1477 Hz | *  | 1  | 0  | 1  | 0  | 852 Hz + 1477 Hz |
| *  | 0  | 0  | 1  | 1  | 697 Hz + 1633 Hz | *  | 1  | 0  | 1  | 1  | 852 Hz + 1633 Hz |
| *  | 0  | 1  | 0  | 0  | 770 Hz + 1209 Hz | *  | 1  | 0  | 0  | 0  | 941 Hz + 1209 Hz |
| *  | 0  | 1  | 0  | 1  | 770 Hz + 1336 Hz | *  | 1  | 1  | 0  | 1  | 941 Hz + 1336 Hz |
| *  | 0  | 1  | 1  | 0  | 770 Hz + 1477 Hz | *  | 1  | 1  | 1  | 0  | 941 Hz + 1477 Hz |
| *  | 0  | 1  | 1  | 1  | 770 Hz + 1633 Hz | *  | 1  | 1  | 1  | 1  | 941 Hz + 1633 Hz |

\*Undefined

## (b) B7 = 0 (Other tones)

## **Table 5-2 Tone Generator Frequency Settings**

| B4 | В3 | B2 | B1 | В0 | Frequency                     | B4 | В3 | B2 | B1 | В0 | Frequency |
|----|----|----|----|----|-------------------------------|----|----|----|----|----|-----------|
| 0  | 0  | 0  | 0  | 0  | 2730 Hz/2500 Hz<br>8 Hz wamb. | 1  | 0  | 0  | 0  | 0  | 1200 Hz   |
| 0  | 0  | 0  | 0  | 1  | 2000 Hz/2667 Hz<br>8 Hz wamb. | 1  | 0  | 0  | 0  | 1  | 1300 Hz   |
| 0  | 0  | 0  | 1  | 0  | 1000 Hz/1333 Hz<br>8 Hz wamb. | 1  | 0  | 0  | 1  | 0  |           |
| 0  | 0  | 0  | 1  | 1  | _                             | 1  | 0  | 0  | 1  | 1  | 1477 Hz   |
| 0  | 0  | 1  | 0  | 0  | _                             | 1  | 0  | 1  | 0  | 0  | 1633 Hz   |
| 0  | 0  | 1  | 0  | 1  |                               | 1  | 0  | 1  | 0  | 1  | 2000 Hz   |
| 0  | 0  | 1  | 1  | 0  |                               | 1  | 0  | 1  | 1  | 0  | 2100 Hz   |
| 0  | 0  | 1  | 1  | 1  |                               | 1  | 0  | 1  | 1  | 1  |           |
| 0  | 1  | 0  | 0  | 0  |                               | 1  | 1  | 0  | 0  | 0  | 2400 Hz   |
| 0  | 1  | 0  | 0  | 1  | 400 Hz                        | 1  | 1  | 0  | 0  | 1  |           |
| 0  | 1  | 0  | 1  | 0  | 440 Hz                        | 1  | 1  | 0  | 1  | 0  | 2500 Hz   |
| 0  | 1  | 0  | 1  | 1  | 480 Hz                        | 1  | 1  | 0  | 1  | 1  |           |
| 0  | 1  | 1  | 0  | 0  | _                             | 1  | 1  | 1  | 0  | 0  |           |
| 0  | 1  | 1  | 0  | 1  | 667 Hz                        | 1  | 1  | 1  | 0  | 1  | 2700 Hz   |
| 0  | 1  | 1  | 1  | 0  | 800 Hz                        | 1  | 1  | 1  | 1  | 0  |           |
| 0  | 1  | 1  | 1  | 1  | 1000 Hz                       | 1  | 1  | 1  | 1  | 1  | 3000 Hz   |

### CR5 (Regulator control, General purpose driver control)

|               | В7                 | В6 | B5     | B4     | В3   | B2   | B1   | В0   |
|---------------|--------------------|----|--------|--------|------|------|------|------|
| CR5           | GP1 SEL<br>CR/TONE |    | RG2PDN | RG1PDN | GP4C | GP3C | GP2C | GP1C |
| Initial Value | 0                  | 0  | 0      | 0      | 0    | 0    | 0    | 0    |

B7 ......Selection of how to control General purpose driver 1.

0: Control register CR5-B0 1: GP1 is controlled by a sign bit of the receiver.

B6 .....Not used

B5 .....Power down control for Regulator 2

0: Power down 1: Power on

When using this data, set the RG2PDN pin at a "L" level.

B4 ......Power down control for Regulator 1

0: Power down 1: Power on

When using this data, set the RG1PDN pin at a "L" level.

B3, B2, B1, B0....General purpose driver control

0: Off (high impedance) 1: On ("L" output)

### CR6 (VOX function control)

|               | В7            | В6         | B5 | B4 | В3 | B2 | B1 | В0 |
|---------------|---------------|------------|----|----|----|----|----|----|
| CR6           | VOX<br>ON/OFF | ON<br>LVL1 |    |    |    | _  | _  | _  |
| Initial Value | 0             | 0          | *  | 0  | 0  | 0  | 0  | 0  |

B7 ......Voice/silence detect function ON/ OFF 0: OFF 1: ON

If B7 is set to a logic "1", B3 should be set to a logic "1".

B6 ......Voice detector level setting

0: -26 dBm0 1: -38 dBm0

B5 ......Reserved bit. When writing data, write "0".

B4, B3, B2, B1, B0 ...... Not used. When writing data, write "0".

### CR7 (Detect register, read only)

|               | В7         | В6                 | B5                 | B4 | В3 | B2 | B1 | В0 |
|---------------|------------|--------------------|--------------------|----|----|----|----|----|
| CR7           | VOX<br>OUT | TX Noise<br>Level1 | TX Noise<br>Level0 |    | 1  | 1  |    |    |
| Initial Value | 0          | 0                  | 0                  | *  | *  | *  | *  | *  |

## \*Used for testing the device and undefined

B7 ...... Transmit side voice/silence detection 0: silence 1: voice detect

B6, B5......Transmit side silence detect level (indicator)

(0,0): Below -50 dBm0 (0,1): -40 to -50 dBm0

(1,0): -30 to -40 dBm0 (1,1): Above -30 dBm0

Note: These outputs are enabled only when the VOX (CR6-B7) = "1".

B4, B3, B2, B1, B0 .... Not used

### **APPLICATION CIRCUIT**



### **PACKAGE DIMENSIONS**



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact ROHM's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

## **REVISION HISTORY**

| Document    | Date                     | Page                |                    |                                                                                                 |  |
|-------------|--------------------------|---------------------|--------------------|-------------------------------------------------------------------------------------------------|--|
| No.         |                          | Previous<br>Edition | Current<br>Edition | Description                                                                                     |  |
| FEDL7041-01 | Nov. 2000                | _                   |                    | 1 <sup>st</sup> Edition                                                                         |  |
| FEDL7041-02 | EDL7041-02 Jun. 16, 2004 |                     | 8                  | More clarification of PCMOUT output state                                                       |  |
| FEDL7041-03 | Nov. 2, 2005             | 11                  | 11                 | Addition of t <sub>SB</sub>                                                                     |  |
| FEDL/041-03 |                          | 17                  | 17                 | Addition of t <sub>SB</sub> Addition of description about t <sub>XD1</sub> and t <sub>SDX</sub> |  |
| FEDL7041-04 | Mar. 2, 2006             | 24                  | 24                 | Addition of description about CR6-B3                                                            |  |
|             | Dec. 3, 2007             | 14                  | 14                 | Addition of t <sub>DS</sub> , t <sub>DH</sub>                                                   |  |
| FEDL7041-05 |                          | 17                  | 17                 | Corrected Figure 6 PCM Interface Timing Receive Side PCM Timing                                 |  |
|             |                          | 23                  | 23                 | Addition of "—" to blanks in table 5-2 Tone Generator                                           |  |

ML7041

### **NOTES**

No copying or reproduction of this document, in part or in whole, is permitted without the consent of LAPIS Semiconductor Co., Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing LAPIS Semiconductor's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from LAPIS Semiconductor upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, LAPIS Semiconductor shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. LAPIS Semiconductor does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by LAPIS Semiconductor and other parties. LAPIS Semiconductor shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While LAPIS Semiconductor always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. LAPIS Semiconductor shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). LAPIS Semiconductor shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing.

If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.

Copyright 2011 LAPIS Semiconductor Co., Ltd.