# **OKI** Semiconductor

## Previous version: Mar. 1996 MSM5238

This version: Nov. 1997

## 32-DOT LCD COMMON DRIVER

#### **GENERAL DESCRIPTION**

The MSM5238 is a dot matrix LCD common driver LSI which is fabricated using low power CMOS metal gate technology. The scanning signal in one matrix display frame can be divided into up to 1/32 duty. This LSI consists of 32-bit shift register, 32-bit level shifter and 32-bit 4-level driver.

This LSI can drive a variety of LCD panels because the bias voltage, which determines the LCD driving voltage, can be optionally supplied from an external source.

#### **FEATURES**

 Supply voltage : 3 to 7V LCD driving voltage : 3 to 16V Applicable LCD duty : 1/32 to 1/64

(1/64 duty is available when MSM5238s are cascade-connected)

- Bias voltage can be supplied externally.
- Applicable segment driver: MSM5839B/C (40 outputs)
- Package options:

44-pin plastic QFP (QFP44-P-910-0.80-K) (Product name: MSM5238GS-K) 44-pin plastic QFP (QFP44-P-910-0.80-L2) (Product name: MSM5238GS-L2) 44-pin plastic QFP (QFP44-P-910-0.80-2K) (Product name: MSM5238GS-2K)

## **BLOCK DIAGRAM**



## PIN CONFIGURATION (TOP VIEW)



NC: No connection

## 44-Pin Plastic QFP (Type K)



NC: No connection

#### 44-Pin Plastic QFP (Type L)

Note: The figure for Type L shows the configuration viewed from the reverse side of the package. Pay attention to the difference in pin arrangement.

<sup>\*</sup> Pin 17 is an auxiliary pin. It must be connected to the power supply or left open.

## **ABSOLUTE MAXIMUM RATINGS**

| Parameter           | Symbol           | Condition                                   | Rating      | Unit |
|---------------------|------------------|---------------------------------------------|-------------|------|
| Supply Voltage      | $V_{DD}$         | Ta = 25°C                                   | −0.3 to +7  | V    |
| Supply Voltage      | V <sub>LCD</sub> | Ta = 25°C, V <sub>DD</sub> -V <sub>EE</sub> | 0 to 16.5   | V    |
| Input Voltage       | VI               | Ta = 25°C                                   | -0.3 to VDD | V    |
| Storage Temperature | T <sub>STG</sub> | _                                           | -55 to +150 | °C   |

## **RECOMMENDED OPERATING CONDITIONS**

| Parameter             | Symbol           | Condition                          | Range      | Unit |
|-----------------------|------------------|------------------------------------|------------|------|
| Supply Voltage        | V <sub>DD</sub>  | _                                  | 3 to 7     | V    |
| Supply Voltage        | V <sub>LCD</sub> | V <sub>DD</sub> –V <sub>EE</sub> * | 3 to 16    | V    |
| Operating Temperature | T <sub>op</sub>  | _                                  | -40 to +85 | °C   |
| Fan-Out               | N                | MOS load                           | 5          | _    |

<sup>\*</sup>  $V_{DD} \ge V_1 \ge V_2 \ge V_3 \ge V_{EE} (V_4)$ 

## **ELECTRICAL CHARACTERISTICS DC Characteristics**

| Parameter                                              | Symbol                             | V <sub>DD</sub> | V <sub>SS</sub><br>(V) | V <sub>EE</sub> (V)        | Condition                                                          |                        | Тур.            | Max.               | Unit |   |           |              |   |   |     |    |
|--------------------------------------------------------|------------------------------------|-----------------|------------------------|----------------------------|--------------------------------------------------------------------|------------------------|-----------------|--------------------|------|---|-----------|--------------|---|---|-----|----|
| "H" Input Voltage VIH <sub>1</sub> /VIH <sub>2</sub> T |                                    | 5               | 0                      | 0 to<br>-9                 | _                                                                  | 3.6/4.2                | _               | _                  | V    |   |           |              |   |   |     |    |
|                                                        |                                    | 7               | 0                      | 0 to<br>-7                 | _                                                                  | 5.2/6.0                | _               | _                  | V    |   |           |              |   |   |     |    |
| *1                                                     | ., ,, *1                           | 5               | 5 0 0 to -9            |                            | _                                                                  | _                      |                 | 0.8/0.4            | V    |   |           |              |   |   |     |    |
| "L" Input Voltage                                      | V <sub>IL1</sub> /V <sub>IL2</sub> | 7               | 0                      | 0 to<br>-7                 | _                                                                  |                        | _               | 1.1/0.5            |      |   |           |              |   |   |     |    |
| Input Current                                          | I <sub>IH</sub>                    | 7               | 0                      | -7                         | V <sub>I</sub> = 7V                                                | _                      | _               | 1                  | ^    |   |           |              |   |   |     |    |
| iliput Gurreili                                        | I <sub>IL</sub>                    | 7               | 0                      | -7                         | V <sub>I</sub> = 0V                                                | _                      | _               | -1                 | μΑ   |   |           |              |   |   |     |    |
| "H" Output Voltage                                     | V *0                               | 5               | 0                      | 0 to<br>-9                 | $I_0 = -40 \mu A$                                                  | 4.2                    | _               | _                  | V    |   |           |              |   |   |     |    |
| n Output voltage                                       | V <sub>OH</sub> *2                 | 7               | 0                      | 0 to<br>-7                 | Ι <sub>0</sub> = -56μΑ                                             |                        | _               | _                  | V    |   |           |              |   |   |     |    |
| "I " O. da. d Valta                                    | Vo. *2                             | 5               | 0                      | 0 to<br>-9                 | $-9$ $I_0 = 0.2 \text{mA}$                                         |                        |                 | 0.4                | V    |   |           |              |   |   |     |    |
| "L" Output Voltage                                     | V <sub>0L</sub> *2                 | 7               | 0                      | 0 to<br>-7                 |                                                                    |                        |                 | 0.4                | V    |   |           |              |   |   |     |    |
|                                                        |                                    |                 | 0                      | 0                          | $V_0$ : DRV output $V_0 - V_1 = 0.25V$                             | _                      | 500             | 2000               |      |   |           |              |   |   |     |    |
| R <sub>on</sub>                                        | 5                                  | 0               | -5                     | _                          |                                                                    | 250                    | 1000            |                    |      |   |           |              |   |   |     |    |
|                                                        | $(V_1, V_{EE}(V_4))$               | 7               | 0                      | 0                          | $V_1 = V_{EE} \text{ to } (V_{DD} - 0.25V)$<br>$V_0 - V_4 = 0.25V$ | _                      | 350             | 1400               | Ω    |   |           |              |   |   |     |    |
| ON Resistance                                          |                                    | /               | 0                      | -7                         | V <sub>4</sub> (V <sub>EE</sub> ): 0V MAX                          | _                      | 200             | 800                |      |   |           |              |   |   |     |    |
| ON Hesistance                                          |                                    | 5               | 0                      | 0                          | $V_N = V_2$ or $V_3$<br>$V_0 = DRV$ output                         | _                      | 800             | 3200               | Ω    |   |           |              |   |   |     |    |
|                                                        | R <sub>ON</sub>                    | 5               | 0                      | -5                         |                                                                    | _                      | 450             | 1800               |      |   |           |              |   |   |     |    |
|                                                        | $(V_2, V_3)$                       | 7               | 0                      | 0                          | $V_0 - V_N = 0.25V$                                                | _                      | 550             | 2200               | 22   |   |           |              |   |   |     |    |
|                                                        |                                    | ,               | 0                      | -7                         | $V_{N} = V_{EE} \text{ to } (V_{DD} - 0.25V)$                      | _                      | 350             | 1400               |      |   |           |              |   |   |     |    |
| OFF Leakage Current                                    | I <sub>OFF</sub>                   | 5               | 0                      | -9                         | _                                                                  |                        | _               | ±5                 | μΑ   |   |           |              |   |   |     |    |
| 7                                                      |                                    | 7               | 0                      | -7                         | <del>-</del>                                                       | _                      | _               | ±5                 | μΑ   |   |           |              |   |   |     |    |
| Supply Current                                         | Current Inn                        | Inn             | oply Current Inn       | ly Current I <sub>DD</sub> | Current I <sub>nn</sub>                                            | urrent I <sub>nn</sub> | l <sub>nn</sub> | nt I <sub>DD</sub> | 5    | 0 | <b>-9</b> | <del>-</del> | _ | _ | 0.5 | mA |
|                                                        | 55                                 | 7               | 0                      | -7                         | <del>-</del>                                                       | -                      |                 | 1.0                |      |   |           |              |   |   |     |    |
| Input Capacitance                                      | CI                                 | _               | _                      | _                          | _                                                                  | _                      | 5               | _                  | pF   |   |           |              |   |   |     |    |

<sup>\*1</sup>  $V_{IH1}$  and  $V_{IL1}$  are input pins for DI and DF, while  $V_{IH2}$  and  $V_{IL2}$  are input pins for CP. \*2  $V_{OH}$  and  $V_{OL}$  are output pins for DO.

## **Switching Characteristics**

| Parameter                     | Symbol              | V <sub>DD</sub><br>(V) | Condition | Min. | Тур. | Max. | Unit |
|-------------------------------|---------------------|------------------------|-----------|------|------|------|------|
| Clock Frequency               | f (cp)              | 5                      | _         | _    | _    | 400  | kHz  |
|                               |                     | 7                      | _         | _    | _    | 550  |      |
| Clock Pulse Width             | t <sub>w (cp)</sub> | 5                      | _         | 400  | _    | _    | ns   |
|                               |                     | 7                      | _         | 300  | _    | _    |      |
| Data Setup Time (DATAIN → CP) | t <sub>SETUP</sub>  | 5                      | _         | 100  | _    | _    | ns   |
|                               |                     | 7                      | _         | 50   | _    | _    |      |
| Data Hold Time (DATAIN → CP)  | t <sub>HOLD</sub>   | 5                      | _         | 800  | _    | _    | ns   |
|                               |                     | 7                      | _         | 500  | _    | _    |      |
| Clock Pulse Rise/Fall Time    | t <sub>r (cp)</sub> | 5                      |           | _    | _    | 0.5  | me   |
| Clock Fulse Rise/Fall Tillle  | t <sub>f (cp)</sub> | 7                      | _         | _    | _    | 0.1  | ms   |



#### **FUNCTIONAL DESCRIPTION**

#### **Pin Functional Description**

#### • DI

Shift register data input pin which inputs the data on scanning lines in synchronization with a clock (positive logic). This LSI can optionally divide the scanning signal up to 1/32 duty LCD panel because it consists of the 32-bit shift register.

#### • CP

Clock pulse input pin for the 32-bit shift register. The data is shifted to the 32-bit shift register at the falling edge of the clock pulse. A data set up time ( $t_{SETUP}$ ) and data hold time ( $t_{HOLD}$ ) are required between DI and CP. (Refer to Switching Characteristics.) A Schmitt circuit is included in the CP input circuit.

#### • DF

Synchronous signal input pin for alternate signal for LCD driving.

#### V<sub>DD</sub>, V<sub>SS</sub>

 $V_{DD}$  is a power supply pin, which is normally from 3.0V to 7.0V.  $V_{SS}$  is a ground pin, which is 0V.

#### O<sub>1</sub> - O<sub>32</sub>

Display data output pins which correspond to each data bit in the latch. One of  $V_1$ ,  $V_2$ ,  $V_3$  and  $V_{EE}$  ( $V_4$ ) is selected as a display driving voltage source based on the combination of latched data level and DF signal. Refer to the Truth Table.  $O_1$  -  $O_{32}$  are connected to the common side of the LCD panel.

## • V<sub>1</sub>, V<sub>2</sub>, V<sub>3</sub>, V<sub>EE</sub> (V<sub>4</sub>)

Bias supply voltage pins to drive the LCD. Use an external bias voltage supply for driving the LCD.

#### • DO

Shift register output pin. The data which was input from DI is output from DO with 32 bits delay, synchronized with the clock pulse. The MSM5238 is used at 1/32 duty and also at 1/64 duty through cascade connection. Refer to Figure 1 below.



#### **Truth Table**

| Latched data | DF | LCD driver output |
|--------------|----|-------------------|
|              | L  | V <sub>2</sub>    |
| L            | Н  | V <sub>4</sub>    |
|              | L  | V <sub>3</sub>    |
| н            | Н  | V <sub>1</sub>    |

#### **NOTES ON USE**

Note the following when turning power on and off:

The LCD drivers of this IC require a high voltage. For this reason, if a high voltage is applied to the LCD drivers with the logic power supply floating, excess current flows. This may damage the IC. Be sure to carry out the following power-on and power-off sequences:

When turning power on:

First  $V_{DD}$  ON, next  $V_{EE}$  ( $V_4$ ),  $V_3$ ,  $V_2$ ,  $V_1$  ON. Or both ON at the same time.

When turning power off:

First  $V_{EE}$  ( $V_4$ ),  $V_3$ ,  $V_2$ ,  $V_1$  OFF, next  $V_{DD}$  OFF. Or both OFF at the same time.

### **PACKAGE DIMENSIONS**

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).